5秒后页面跳转
9ERS3165BGILFT PDF预览

9ERS3165BGILFT

更新时间: 2024-02-05 20:53:41
品牌 Logo 应用领域
艾迪悌 - IDT 时钟
页数 文件大小 规格书
27页 423K
描述
Embedded 64-Pin Industrial Temperature Range CK505 Compatible Clock

9ERS3165BGILFT 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:VFQFPN
包装说明:,针数:64
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.81
JESD-609代码:e3湿度敏感等级:3
峰值回流温度(摄氏度):260技术:CMOS
端子面层:Matte Tin (Sn)处于峰值回流温度下的最长时间:NOT SPECIFIED
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, PROCESSOR SPECIFICBase Number Matches:1

9ERS3165BGILFT 数据手册

 浏览型号9ERS3165BGILFT的Datasheet PDF文件第5页浏览型号9ERS3165BGILFT的Datasheet PDF文件第6页浏览型号9ERS3165BGILFT的Datasheet PDF文件第7页浏览型号9ERS3165BGILFT的Datasheet PDF文件第9页浏览型号9ERS3165BGILFT的Datasheet PDF文件第10页浏览型号9ERS3165BGILFT的Datasheet PDF文件第11页 
ICS9ERS3165  
Embedded 64-Pin Industrial Temperature Range CK505 Compatible Clock  
MLF Pin Description (Continued)  
PIN #  
PIN NAME  
TYPE  
DESCRIPTION  
SRC11 true or Clock Request control H for SRC10 pair  
The power-up default is SRC11, but this pin may also be used as a Clock Request  
control of SRC10 via SMBus. Before configuring this pin as a Clock Request Pin, the  
SRC11 output pair must first be disabled in byte 3, bit 7 of SMBus configuration  
40 SRCT_LR11/CR#_H  
I/O space After the SRC11 output is disabled (high-Z), the pin can then be set to serve  
as a Clock Request for SRC10 pair using byte 6, bit 4 of SMBus configuration space  
Byte 6, bit 4  
0 = SRC11 enabled (default)  
1= CR#_H controls SRC10.  
41 SRCT_LR10  
42 SRCC_LR10  
43 VDDSRCI/O  
OUT True clock of differential SRC clock pair.  
OUT Complement clock of differential SRC clock pair.  
PWR 1.05V to 3.3V from external power supply  
Stops all CPU Clocks, except those set to be free running clocks. In AMT mode 3  
44 CPU_STOP#  
45 PCI_STOP#  
IN  
bits are shifted in from the ICH to set the FSC, FSB, FSA values  
Stops all PCI Clocks, except those set to be free running clocks. In AMT mode 3 bits  
IN  
are shifted in from the ICH to set the FSC, FSB, FSA values  
46 VDDSRC  
47 SRCC_LR6  
48 SRCT_LR6  
49 GNDSRC  
PWR VDD pin for SRC Pre-drivers, 3.3V nominal  
OUT Complement clock of low power differential SRC clock pair.  
OUT True clock of low power differential SRC clock pair.  
PWR Ground for SRC clocks  
SRC7 complement or Clock Request control E for SRC6 pair  
The power-up default is SRC7#, but this pin may also be used as a Clock Request  
control of SRC6 via SMBus. Before configuring this pin as a Clock Request Pin, the  
SRC7 output pair must first be disabled in byte 3, bit 3 of SMBus configuration space  
I/O . After the SRC output is disabled (high-Z), the pin can then be set to serve as a  
Clock Request for SRC6 pair using byte 6, bit 7 of SMBus configuration space  
Byte 6, bit 7  
50 SRCC_LR7/CR#_E  
0 = SRC7# enabled (default)  
1= CR#_E controls SRC6.  
SRC7 true or Clock Request control 8 for SRC8 pair  
The power-up default is SRC7, but this pin may also be used as a Clock Request  
control of SRC8 via SMBus. Before configuring this pin as a Clock Request Pin, the  
SRC7 output pair must first be disabled in byte 3, bit 3 of SMBus configuration space  
I/O After the SRC output is disabled (high-Z), the pin can then be set to serve as a Clock  
Request for SRC8 pair using byte 6, bit 6 of SMBus configuration space  
Byte 6, bit 6  
51 SRCT_LR7/CR#_F  
0 = SRC7# enabled (default)  
1 = CR#_F controls SRC8.  
52 VDDSRCI/O  
PWR 1.05V to 3.3V from external power supply  
Complement clock of low power differential CPU2/Complement clock of differential  
SRC pair. The function of this pin is determined by the latched input value on pin 14,  
PCIF5/ITP_EN on powerup. The function is as follows:  
53 CPUC_ITP_LR2/SRCC8  
OUT  
Pin 14 latched input Value  
0 = SRC8#  
1 = ITP#  
True clock of low power differential CPU2/True clock of differential SRC pair. The  
function of this pin is determined by the latched input value on pin 14, PCIF5/ITP_EN  
on powerup. The function is as follows:  
54 CPUT_ITP_LR2/SRCT8  
OUT  
Pin 14 latched input Value  
0 = SRC8  
1 = ITP  
N/A No Connect  
55 NC  
56 VDDCPU_IO  
PWR 1.05V to 3.3V from external power supply  
Complement clock of low power differenatial CPU clock pair. This clock will be free-  
57 CPUC_F_LR1  
58 CPUT_F_LR1  
OUT  
running during iAMT.  
True clock of low power differential CPU clock pair. This clock will be free-running  
OUT  
during iAMT.  
59 GNDCPU  
60 CPUC_LR0  
61 CPUT_LR0  
62 VDDCPU  
PWR Ground Pin for CPU Outputs  
OUT Complement clock of low power differential CPU clock pair.  
OUT True clock of low power differential CPU clock pair.  
PWR Power Supply 3.3V nominal.  
63 CK_PWRGD/PD#  
IN Notifies CK505 to sample latched inputs, or iAMT entry/exit, or PWRDWN# mode  
3.3V tolerant input for CPU frequency selection. Refer to input electrical  
characteristics for Vil_FS and Vih_FS values. TEST_MODE is a real time input to  
64 FSLB/TEST_MODE  
IN  
select between Hi-Z and REF/N divider mode while in test mode. Refer to Test  
Clarification Table.  
IDT® Embedded 64-Pin Industrial Temperature Range CK505 Compatible Clock  
1613C—02/08/12  
8

与9ERS3165BGILFT相关器件

型号 品牌 描述 获取价格 数据表
9ERS3165BKILF IDT Embedded 64-Pin Industrial Temperature Range CK505 Compatible Clock

获取价格

9ERS3165BKILFT IDT Embedded 64-Pin Industrial Temperature Range CK505 Compatible Clock

获取价格

9EX21501A IDT 15 Output PCIe G2/QPI Differential Buffer with 2:1 Input Mux

获取价格

9EX21501AKILF IDT 15 Output PCIe G2/QPI Differential Buffer with 2:1 Input Mux

获取价格

9EX21501AKILFT IDT 15 Output PCIe G2/QPI Differential Buffer with 2:1 Input Mux

获取价格

9EX21501AKLF IDT 15 Output PCIe G2/QPI Differential Buffer with 2:1 Input Mux

获取价格