5秒后页面跳转
854S015CKI-01LFT PDF预览

854S015CKI-01LFT

更新时间: 2024-02-24 17:18:20
品牌 Logo 应用领域
艾迪悌 - IDT 驱动逻辑集成电路
页数 文件大小 规格书
27页 940K
描述
Low Skew, 1-to-5, Differential-to-LVDS/LVPECL Fanout Buffer

854S015CKI-01LFT 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:VFQFPN
包装说明:HVQCCN, LCC24,.16SQ,20针数:24
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.46
Samacsys Description:VFQFP-N 4MM X 4MM X 0.9 MM MM- NO LEAD系列:854S
输入调节:DIFFERENTIAL MUXJESD-30 代码:S-XQCC-N24
JESD-609代码:e3长度:4 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER湿度敏感等级:1
功能数量:1反相输出次数:
端子数量:24实输出次数:5
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装等效代码:LCC24,.16SQ,20封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):260
电源:2.5/3.3 VProp。Delay @ Nom-Sup:0.8 ns
传播延迟(tpd):0.8 ns认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.055 ns座面最大高度:1 mm
子类别:Clock Drivers最大供电电压 (Vsup):2.625 V
最小供电电压 (Vsup):2.375 V标称供电电压 (Vsup):2.5 V
表面贴装:YES温度等级:INDUSTRIAL
端子面层:Matte Tin (Sn)端子形式:NO LEAD
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:4 mm
最小 fmax:2000 MHzBase Number Matches:1

854S015CKI-01LFT 数据手册

 浏览型号854S015CKI-01LFT的Datasheet PDF文件第5页浏览型号854S015CKI-01LFT的Datasheet PDF文件第6页浏览型号854S015CKI-01LFT的Datasheet PDF文件第7页浏览型号854S015CKI-01LFT的Datasheet PDF文件第9页浏览型号854S015CKI-01LFT的Datasheet PDF文件第10页浏览型号854S015CKI-01LFT的Datasheet PDF文件第11页 
ICS854S015I-01 Data Sheet  
LOW SKEW, 1-TO-5, DIFFERENTIAL-TO-LVDS/LVPECL FANOUT BUFFER  
Table 5C. LVDS AC Characteristics, VCC = 3.3V 5%, VEE = 0V, TA = -40°C to 85°C  
Symbol  
Parameter  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
fOUT  
Output Frequency  
2
GHz  
Propagation Delay, Low-to-High;  
NOTE 1  
tPD  
300  
800  
ps  
tsk(o)  
Output Skew; NOTE 2, 3  
55  
ps  
ps  
tsk(pp)  
Part-to-Part Skew; NOTE 3, 4  
250  
156.25MHz, Integration Range:  
12kHz - 5MHz  
0.048  
0.096  
0.035  
0.074  
0.074  
0.146  
0.054  
0.097  
ps  
ps  
ps  
ps  
156.25MHz, Integration Range:  
12kHz - 20MHz  
Buffer Additive Phase Jitter, RMS;  
refer to Additive Phase Jitter Section  
tjit  
245.76MHz, Integration Range:  
12kHz - 5MHz  
245.76MHz, Integration Range:  
12kHz - 20MHz  
tR / tF  
odc  
Output Rise/Fall Time  
Output Duty Cycle  
20% to 80%  
80  
45  
200  
55  
ps  
%
MUXISOLATION MUX Isolation  
@ 100MHz  
85  
dB  
All parameters measured at fOUT 1GHz unless noted otherwise.  
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is  
mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium  
has been reached under these conditions.  
NOTE 1: Measured from the differential input crossing point to the differential output crossing point.  
NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.  
Measured from the output differential cross points.  
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.  
NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and  
with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.  
Table 5D. LVDS AC Characteristics, VCC = VCC_TAP = 2.5V 5%, VEE = 0V, TA = -40°C to 85°C  
Symbol  
Parameter  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
fOUT  
Output Frequency  
2
GHz  
Propagation Delay, Low-to-High;  
NOTE 1  
tPD  
300  
800  
ps  
tsk(o)  
Output Skew; NOTE 2, 3  
55  
ps  
ps  
tsk(pp)  
Part-to-Part Skew; NOTE 3, 4  
250  
156.25MHz, Integration Range:  
12kHz - 5MHz  
0.049  
0.098  
0.037  
0.076  
0.074  
0.139  
0.060  
0.102  
ps  
ps  
ps  
ps  
156.25MHz, Integration Range:  
12kHz - 20MHz  
Buffer Additive Phase Jitter, RMS;  
refer to Additive Phase Jitter Section  
tjit  
245.76MHz, Integration Range:  
12kHz - 5MHz  
245.76MHz, Integration Range:  
12kHz - 20MHz  
tR / tF  
odc  
Output Rise/Fall Time  
Output Duty Cycle  
20% to 80%  
80  
45  
200  
55  
ps  
%
MUXISOLATION MUX Isolation  
@ 100MHz  
85  
dB  
For NOTES, see Table 5C above.  
ICS854S015CKI-01 REVISION A OCTOBER 4, 2011  
8
©2011 Integrated Device Technology, Inc.  

与854S015CKI-01LFT相关器件

型号 品牌 描述 获取价格 数据表
854S01AKILF IDT 2:1 Differential-to-LVDS Multiplexer

获取价格

854S01AKILFT IDT 2:1 Differential-to-LVDS Multiplexer

获取价格

854S01I RENESAS 2:1 Differential-to-LVDS Multiplexer

获取价格

854S054I RENESAS 4:1 Differential-to-LVDS Clock Multiplexer

获取价格

854S057B_16 IDT 4:1 or 2:1 LVDS Clock Multiplexer with Internal Input Termination

获取价格

854S057BGILF IDT 4:1 or 2:1 LVDS Clock Multiplexer with Internal Input Termination

获取价格