5秒后页面跳转
74LVT16374ADGG PDF预览

74LVT16374ADGG

更新时间: 2024-09-16 11:12:51
品牌 Logo 应用领域
安世 - NEXPERIA 驱动信息通信管理光电二极管逻辑集成电路
页数 文件大小 规格书
13页 228K
描述
3.3 V 16-bit edge-triggered D-type flip-flop; 3-stateProduction

74LVT16374ADGG 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:6.10 MM, PLASTIC, MO-153, SOT362-1, TSSOP-48Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.13Is Samacsys:N
其他特性:OUTSIDE NORTH AMERICA, PART NUMBER系列:LVT
JESD-30 代码:R-PDSO-G48JESD-609代码:e4
长度:12.5 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER湿度敏感等级:1
位数:8功能数量:2
端口数量:2端子数量:48
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260最大电源电流(ICC):6 mA
传播延迟(tpd):5.6 ns认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.7 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:BICMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:6.1 mmBase Number Matches:1

74LVT16374ADGG 数据手册

 浏览型号74LVT16374ADGG的Datasheet PDF文件第2页浏览型号74LVT16374ADGG的Datasheet PDF文件第3页浏览型号74LVT16374ADGG的Datasheet PDF文件第4页浏览型号74LVT16374ADGG的Datasheet PDF文件第5页浏览型号74LVT16374ADGG的Datasheet PDF文件第6页浏览型号74LVT16374ADGG的Datasheet PDF文件第7页 
74LVT16374A; 74LVTH16374A  
3.3 V 16-bit edge-triggered D-type flip-flop; 3-state  
Rev. 12 — 6 August 2021  
Product data sheet  
1. General description  
The 74LVT16374A; 74LVTH16374A is a 16-bit edge-triggered D-type flip-flop with 3-state outputs.  
The device can be used as two 8-bit flip-flops or one 16-bit flip-flop. The device features two clocks  
(1CP and 2CP) and two output enables (1OE and 2OE), each controlling 8-bits. The flip-flops  
will store the state of their individual D-inputs that meet the set-up and hold time requirements  
on the LOW-to-HIGH clock (nCP) transition. A HIGH on nOE causes the outputs to assume a  
high-impedance OFF-state. Operation of the nOE input does not affect the state of the flip-flops.  
2. Features and benefits  
16-bit edge-triggered flip-flop  
3-state buffers  
Output capability: +64 mA and -32 mA  
Wide supply voltage range from 2.7 to 3.6 V  
Overvoltage tolerant inputs to 5.5 V  
BiCMOS high speed and output drive  
Direct interface with TTL levels  
Input and output interface capability to systems at 5 V supply  
Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs.  
(74LVTH16374A only)  
Live insertion and extraction permitted  
Power-up reset  
Power-up 3-state  
No bus current loading when output is tied to 5 V bus  
IOFF circuitry provides partial Power-down mode operation  
Latch-up performance exceeds 500 mA per JESD 78 Class II Level B  
Complies with JEDEC standard JESD8C (2.7 V to 3.6 V)  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V  
Specified from -40 °C to 85 °C  
3. Ordering information  
Table 1. Ordering information  
Type number  
Package  
Temperature range Name  
Description  
Version  
74LVT16374ADGG  
74LVTH16374ADGG  
-40 °C to +85 °C  
TSSOP48  
plastic thin shrink small outline package; 48 leads; SOT362-1  
body width 6.1 mm  
 
 
 

74LVT16374ADGG 替代型号

型号 品牌 替代类型 描述 数据表
74LVT16374MTDX FAIRCHILD

类似代替

Bus Driver, LVT Series, 2-Func, 8-Bit, True Output, BICMOS, PDSO48, 6.10 MM, MO-153, TSSOP
74LVT16374ADGG NXP

功能相似

3.3V LVT 16-bit edge-triggered D-type flip-flop 3-State

与74LVT16374ADGG相关器件

型号 品牌 获取价格 描述 数据表
74LVT16374ADGG,112 NXP

获取价格

74LVT16374A; 74LVTH16374A - 3.3 V 16-bit edge-triggered D-type flip-flop; 3-state TSSOP 48
74LVT16374ADGG,118 NXP

获取价格

74LVT16374A; 74LVTH16374A - 3.3 V 16-bit edge-triggered D-type flip-flop; 3-state TSSOP 48
74LVT16374ADGG,512 NXP

获取价格

74LVT16374A; 74LVTH16374A - 3.3 V 16-bit edge-triggered D-type flip-flop; 3-state TSSOP 48
74LVT16374ADGG,518 NXP

获取价格

74LVT16374A; 74LVTH16374A - 3.3 V 16-bit edge-triggered D-type flip-flop; 3-state TSSOP 48
74LVT16374ADL NXP

获取价格

3.3V LVT 16-bit edge-triggered D-type flip-flop 3-State
74LVT16374ADL,112 NXP

获取价格

74LVT16374A; 74LVTH16374A - 3.3 V 16-bit edge-triggered D-type flip-flop; 3-state SSOP 48-
74LVT16374ADL-T ETC

获取价格

16-Bit D-Type Flip-Flop
74LVT16374AEV NXP

获取价格

3.3 V 16-bit edge-triggered D-type flip-flop; 3-state
74LVT16374AEV,118 NXP

获取价格

74LVT16374A; 74LVTH16374A - 3.3 V 16-bit edge-triggered D-type flip-flop; 3-state BGA 56-P
74LVT16374AEV,151 NXP

获取价格

BGA 56-Pin