5秒后页面跳转
74LVC2G08GD,125 PDF预览

74LVC2G08GD,125

更新时间: 2024-11-27 14:32:23
品牌 Logo 应用领域
恩智浦 - NXP 光电二极管逻辑集成电路触发器
页数 文件大小 规格书
16页 90K
描述
74LVC2G08 - Dual 2-input AND gate SON 8-Pin

74LVC2G08GD,125 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:SON包装说明:VSON, SOLCC8,.11,20
针数:8Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:7.74
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-N8
JESD-609代码:e4长度:6 mm
负载电容(CL):50 pF逻辑集成电路类型:AND GATE
最大I(ol):0.024 A湿度敏感等级:1
功能数量:2输入次数:2
端子数量:8最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:VSON封装等效代码:SOLCC8,.11,20
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, VERY THIN PROFILE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:3.3 VProp。Delay @ Nom-Sup:5.9 ns
传播延迟(tpd):11.3 ns认证状态:Not Qualified
施密特触发器:NO座面最大高度:0.5 mm
子类别:Gates最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:2 mmBase Number Matches:1

74LVC2G08GD,125 数据手册

 浏览型号74LVC2G08GD,125的Datasheet PDF文件第2页浏览型号74LVC2G08GD,125的Datasheet PDF文件第3页浏览型号74LVC2G08GD,125的Datasheet PDF文件第4页浏览型号74LVC2G08GD,125的Datasheet PDF文件第5页浏览型号74LVC2G08GD,125的Datasheet PDF文件第6页浏览型号74LVC2G08GD,125的Datasheet PDF文件第7页 
74LVC2G08  
Dual 2-input AND gate  
Rev. 08 — 9 June 2008  
Product data sheet  
1. General description  
The 74LVC2G08 provides a 2-input AND gate function.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of the  
74LVC2G08 as a translator in a mixed 3.3 V and 5 V environment.  
This device is fully specified for partial power-down applications using IOFF. The IOFF  
circuitry disables the output, preventing a damaging backflow current through the device  
when it is powered down.  
2. Features  
I Wide supply voltage range from 1.65 V to 5.5 V  
I 5 V tolerant outputs for interfacing with 5 V logic  
I High noise immunity  
I ±24 mA output drive (VCC = 3.0 V)  
I CMOS low power consumption  
I Complies with JEDEC standard:  
N JESD8-7 (1.65 V to 1.95 V)  
N JESD8-5 (2.3 V to 2.7 V)  
N JESD8-B/JESD36 (2.7 V to 3.6 V)  
I Latch-up performance exceeds 250 mA  
I Direct interface with TTL levels  
I Inputs accept voltages up to 5 V  
I ESD protection:  
N HBM JESD22-A114E exceeds 2000 V  
N MM JESD22-A115-A exceeds 200 V  
I Multiple package options  
I Specified from 40 °C to +85 °C and 40 °C to +125 °C  
 
 

与74LVC2G08GD,125相关器件

型号 品牌 获取价格 描述 数据表
74LVC2G08GF NXP

获取价格

Dual 2-input AND gate
74LVC2G08GM NXP

获取价格

Dual 2-input AND gate
74LVC2G08GM PANASONIC

获取价格

Dual 2-input AND gate
74LVC2G08GM,115 NXP

获取价格

74LVC2G08 - Dual 2-input AND gate QFN 8-Pin
74LVC2G08GM-G NXP

获取价格

IC LVC/LCX/Z SERIES, DUAL 2-INPUT AND GATE, PDSO8, 0.95 X 1.95 MM, 0.50 MM HEIGHT, PLASTIC
74LVC2G08GN NXP

获取价格

Dual 2-input AND gate
74LVC2G08GN NEXPERIA

获取价格

Dual 2-input AND gateProduction
74LVC2G08GN,115 NXP

获取价格

74LVC2G08 - Dual 2-input AND gate SON 8-Pin
74LVC2G08GS NXP

获取价格

Dual 2-input AND gate
74LVC2G08GS NEXPERIA

获取价格

Dual 2-input AND gateProduction