5秒后页面跳转
74LVC10D PDF预览

74LVC10D

更新时间: 2024-02-06 02:18:05
品牌 Logo 应用领域
恩智浦 - NXP 触发器逻辑集成电路光电二极管
页数 文件大小 规格书
8页 112K
描述
Triple 3-input NAND gate

74LVC10D 技术参数

生命周期:ObsoleteReach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.16
Is Samacsys:N系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-G14长度:5 mm
负载电容(CL):50 pF逻辑集成电路类型:NAND GATE
功能数量:3输入次数:3
端子数量:14最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH传播延迟(tpd):6.4 ns
认证状态:Not Qualified座面最大高度:1.1 mm
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):1.2 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL宽度:4.4 mm
Base Number Matches:1

74LVC10D 数据手册

 浏览型号74LVC10D的Datasheet PDF文件第1页浏览型号74LVC10D的Datasheet PDF文件第3页浏览型号74LVC10D的Datasheet PDF文件第4页浏览型号74LVC10D的Datasheet PDF文件第5页浏览型号74LVC10D的Datasheet PDF文件第6页浏览型号74LVC10D的Datasheet PDF文件第7页 
Philips Semiconductors  
Product specification  
Triple 3-input NAND gate  
74LVC10  
FEATURES  
DESCRIPTION  
The 74LVC10 is a high performance, low power, low voltage, Si gate  
CMOS device and superior to most advanced CMOS compatible  
TTL families.  
Wide supply voltage range of 1.2 V to 3.6 V  
In accordance with JEDEC standard no. 8-1A.  
Inputs accept voltages up to 5.5 V  
CMOS low power consumption  
Direct interface with TTL levels  
Output capability: standard  
The 74LVC10 provides the 3-input NAND function.  
I category: SSI  
CC  
QUICK REFERENCE DATA  
GND = 0 V; T  
= 25°C; t = t v2.5 ns  
amb  
r f  
SYMBOL  
/t  
PARAMETER  
CONDITIONS  
TYPICAL  
UNIT  
Propagation delay  
nA, nB, nC to nY  
C = 50 pF;  
L
CC  
t
3.9  
ns  
PHL PLH  
V
= 3.3 V  
C
Input capacitance  
5.0  
26  
pF  
pF  
I
1
C
Power dissipation capacitance per gate  
V = GND to V  
I CC  
PD  
NOTE:  
1. C is used to determine the dynamic power dissipation (P in µW)  
PD  
D
2
2
P
= C × V  
× f  (C × V  
  f ) where:  
D
PD  
CC  
i
L
CC o  
f = input frequency in MHz; C = output load capacity in pF;  
i
L
f = output frequency in MHz; V = supply voltage in V;  
o
CC  
2
ȍ (C × V  
× f ) = sum of the outputs.  
L
CC  
o
ORDERING INFORMATION  
PACKAGES  
TEMPERATURE RANGE OUTSIDE NORTH AMERICA  
NORTH AMERICA  
74LVC10 D  
DWG NUMBER  
SOT108-1  
14-Pin Plastic SO  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
74LVC10 D  
74LVC10 DB  
74LVC10 PW  
14-Pin Plastic SSOP Type II  
14-Pin Plastic TSSOP Type I  
74LVC10 DB  
SOT337-1  
74LVC10PW DH  
SOT402-1  
PIN CONFIGURATION  
LOGIC SYMBOL  
V
1
2
1A  
1B  
1A  
1B  
1
2
3
4
5
6
7
14  
CC  
1Y 12  
13 1C  
13 1C  
2A  
12 1Y  
11 3C  
10 3B  
3
4
5
2A  
2B  
2C  
2B  
2Y  
3Y  
6
8
2C  
2Y  
9
8
3A  
3Y  
9
3A  
10 3B  
11 3C  
GND  
SV00416  
SV00417  
PIN DESCRIPTION  
PIN  
SYMBOL  
NUMBER  
NAME AND FUNCTION  
Data inputs  
1, 3, 9  
2, 4, 10  
7
1A – 3A  
1B – 3B  
GND  
Data inputs  
Ground (0 V)  
Data outputs  
12, 6, 8  
13, 5, 11  
14  
1Y – 3Y  
1C – 3C  
Data inputs  
V
CC  
Positive supply voltage  
2
1997 Apr 28  
853-1973 17997  

与74LVC10D相关器件

型号 品牌 描述 获取价格 数据表
74LVC10DB NXP Triple 3-input NAND gate

获取价格

74LVC10DB PHILIPS NAND Gate, CMOS, PDSO14,

获取价格

74LVC10DB-T NXP IC LVC/LCX/Z SERIES, TRIPLE 3-INPUT NAND GATE, PDSO14, Gate

获取价格

74LVC10PW NXP Triple 3-input NAND gate

获取价格

74LVC10PWDH NXP Triple 3-input NAND gate

获取价格

74LVC10PWDH-T NXP IC LVC/LCX/Z SERIES, TRIPLE 3-INPUT NAND GATE, PDSO14, Gate

获取价格