5秒后页面跳转
74LV74D-Q100J PDF预览

74LV74D-Q100J

更新时间: 2024-11-15 20:05:47
品牌 Logo 应用领域
恩智浦 - NXP /
页数 文件大小 规格书
17页 474K
描述
74LV74-Q100 - Dual D-type flip-flop with set and reset; positive-edge trigger SOIC 14-Pin

74LV74D-Q100J 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:SOIC包装说明:3.90 MM, PLASTIC, MS-012, SOT108-1, SOP-14
针数:14Reach Compliance Code:compliant
风险等级:5.75Base Number Matches:1

74LV74D-Q100J 数据手册

 浏览型号74LV74D-Q100J的Datasheet PDF文件第2页浏览型号74LV74D-Q100J的Datasheet PDF文件第3页浏览型号74LV74D-Q100J的Datasheet PDF文件第4页浏览型号74LV74D-Q100J的Datasheet PDF文件第5页浏览型号74LV74D-Q100J的Datasheet PDF文件第6页浏览型号74LV74D-Q100J的Datasheet PDF文件第7页 
74LV74-Q100  
Dual D-type flip-flop with set and reset; positive-edge trigger  
Rev. 1 — 23 September 2013  
Product data sheet  
1. General description  
The 74LV74-Q100 is a dual positive edge triggered, D-type flip-flop. It has individual data  
(nD) inputs, clock (nCP) inputs, set (nSD) and (nRD) inputs, and complementary nQ and  
nQ outputs.  
The set and reset are asynchronous active LOW inputs that operate independently of the  
clock input. Information on the data input is transferred to the nQ output on the  
LOW-to-HIGH transition of the clock pulse. The nD inputs must be stable one set-up time  
prior to the LOW-to-HIGH clock transition, for predictable operation. Schmitt-trigger action  
in the clock input makes the circuit highly tolerant to slower clock rise and fall times.  
This product has been qualified to the Automotive Electronics Council (AEC) standard  
Q100 (Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Wide supply voltage range from 1.0 V to 5.5 V  
Optimized for low voltage applications: 1.0 V to 3.6 V  
Direct interface with TTL levels (2.7 V to 3.6 V)  
ESD protection:  
MIL-STD-833, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 )  
3. Ordering information  
Table 1.  
Ordering information  
Type number  
Package  
Temperature range Name  
40 C to +125 C SO14  
Description  
Version  
74LV74D-Q100  
plastic small outline package; 14 leads; body width SOT108-1  
3.9 mm  
74LV74PW-Q100 40 C to +125 C  
TSSOP14 plastic thin shrink small outline package; 14 leads; SOT402-1  
body width 4.4 mm  
 
 
 

与74LV74D-Q100J相关器件

型号 品牌 获取价格 描述 数据表
74LV74D-T NXP

获取价格

IC LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, P
74LV74N NXP

获取价格

Dual D-type flip-flop with set and reset; positive-edge trigger
74LV74PW NEXPERIA

获取价格

Dual D-type flip-flop with set and reset; positive-edge triggerProduction
74LV74PW NXP

获取价格

Dual D-type flip-flop with set and reset; positive-edge trigger
74LV74PWDH NXP

获取价格

Dual D-type flip-flop with set and reset; positive-edge trigger
74LV74PWDH-T NXP

获取价格

IC LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, P
74LV74PW-Q100 NEXPERIA

获取价格

Dual D-type flip-flop with set and reset; positive-edge trigger
74LV74PW-T ETC

获取价格

Dual D-Type Flip-Flop
74LV74-Q100 NEXPERIA

获取价格

Dual D-type flip-flop with set and reset; positive-edge trigger
74LV86 NXP

获取价格

Quad 2-input EXCLUSIVE-OR gate