5秒后页面跳转
74LCX32M_NL PDF预览

74LCX32M_NL

更新时间: 2024-11-18 20:08:39
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 光电二极管逻辑集成电路
页数 文件大小 规格书
13页 760K
描述
OR Gate, LVC/LCX/Z Series, 4-Func, 2-Input, CMOS, PDSO14, 0.150 INCH, LEAD FREE, MS-012, SOIC-14

74LCX32M_NL 技术参数

生命周期:Obsolete零件包装代码:SOIC
包装说明:SOP,针数:14
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.61系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-G14JESD-609代码:e3/e4
长度:8.6235 mm逻辑集成电路类型:OR GATE
功能数量:4输入次数:2
端子数量:14最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE传播延迟(tpd):6.6 ns
认证状态:Not Qualified座面最大高度:1.753 mm
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:MATTE TIN/NICKEL PALLADIUM GOLD端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
宽度:3.9 mmBase Number Matches:1

74LCX32M_NL 数据手册

 浏览型号74LCX32M_NL的Datasheet PDF文件第2页浏览型号74LCX32M_NL的Datasheet PDF文件第3页浏览型号74LCX32M_NL的Datasheet PDF文件第4页浏览型号74LCX32M_NL的Datasheet PDF文件第5页浏览型号74LCX32M_NL的Datasheet PDF文件第6页浏览型号74LCX32M_NL的Datasheet PDF文件第7页 
March 2008  
74LCX32  
Low Voltage Quad 2-Input OR Gate with 5V Tolerant Inputs  
Features  
General Description  
5V tolerant inputs  
The LCX32 contains four 2-input OR gates. The inputs  
tolerate voltages up to 7V allowing the interface of 5V  
systems to 3V systems.  
2.3V–3.6V V specifications provided  
CC  
5.5ns t max. (V = 3.3V), 10µA I max.  
PD  
CC  
CC  
The 74LCX32 is fabricated with advanced CMOS tech-  
nology to achieve high speed operation while maintain-  
ing CMOS low power dissipation.  
Power down high impedance inputs and outputs  
24mA output drive (V = 3.0V)  
CC  
Implements patented noise/EMI reduction circuitry  
Latch-up performance exceeds JEDEC 78 conditions  
ESD performance:  
– Human body model > 2000V  
– Machine model > 150V  
Leadless DQFN package  
Ordering Information  
Package  
Order Number  
74LCX32M  
Number  
Package Description  
M14A  
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow  
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
74LCX32SJ  
M14D  
(1)  
74LC32BQX  
MLP14A  
14-Terminal Depopulated Quad Very-Thin Flat Pack No Leads (DQFN), JEDEC  
MO-241, 2.5 x 3.0mm  
74LCX32MTC  
MTC14  
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm  
Wide  
Note:  
1. DQFN package available in Tape and Reel only.  
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.  
All packages are lead free per JEDEC: J-STD-020B standard.  
©1995 Fairchild Semiconductor Corporation  
74LCX32 Rev. 1.6.0  
www.fairchildsemi.com  

与74LCX32M_NL相关器件

型号 品牌 获取价格 描述 数据表
74LCX32MTC FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 5V Tolerant Inputs
74LCX32MTC TI

获取价格

LVC/LCX/Z SERIES, QUAD 2-INPUT OR GATE, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
74LCX32MTC ONSEMI

获取价格

低压四路2输入"或"门(5V容许输入电压)
74LCX32MTC_08 FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 5V Tolerant Inputs
74LCX32MTCX FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 5V Tolerant Inputs
74LCX32MTCX TI

获取价格

LVC/LCX/Z SERIES, QUAD 2-INPUT OR GATE, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
74LCX32MTCX ONSEMI

获取价格

低压四路2输入"或"门(5V容许输入电压)
74LCX32MTCX_NL FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 5V Tolerant Inputs
74LCX32MTR STMICROELECTRONICS

获取价格

LOW VOLTAGE CMOS QUAD 2-INPUT OR GATE WITH 5V TOLERANT INPUTS
74LCX32MX FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 5V Tolerant Inputs