5秒后页面跳转
72V3694L15PFG PDF预览

72V3694L15PFG

更新时间: 2024-10-01 09:10:43
品牌 Logo 应用领域
艾迪悌 - IDT /
页数 文件大小 规格书
36页 348K
描述
TQFP-128, Tray

72V3694L15PFG 数据手册

 浏览型号72V3694L15PFG的Datasheet PDF文件第2页浏览型号72V3694L15PFG的Datasheet PDF文件第3页浏览型号72V3694L15PFG的Datasheet PDF文件第4页浏览型号72V3694L15PFG的Datasheet PDF文件第5页浏览型号72V3694L15PFG的Datasheet PDF文件第6页浏览型号72V3694L15PFG的Datasheet PDF文件第7页 
3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING  
16,384 x 36 x 2  
32,768 x 36 x 2  
65,536 x 36 x 2  
IDT72V3684  
IDT72V3694  
IDT72V36104  
Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits  
(byte)  
Big- or Little-Endian format for word and byte bus sizes  
Master Reset clears data and configures FIFO, Partial Reset  
clears data but retains configuration settings  
FEATURES  
Memory storage capacity:  
IDT72V3684  
IDT72V3694  
IDT72V36104 – 65,536 x 36 x 2  
16,384 x 36 x 2  
32,768 x 36 x 2  
Mailbox bypass registers for each FIFO  
Clock frequencies up to 100 MHz (6.5ns access time)  
Two independent clocked FIFOs buffering data in opposite  
directions  
Select IDT Standard timing (using EFA, EFB, FFA, and FFB flags  
functions) or First Word Fall Through Timing (using ORA, ORB,  
IRA, and IRB flag functions)  
Programmable Almost-Empty and Almost-Full flags; each has five  
default offsets (8, 16, 64, 256 and 1,024 )  
Serial or parallel programming of partial flags  
Retransmit Capability  
Free-running CLKA and CLKB may be asynchronous or coincident  
(simultaneous reading and writing of data on a single clock edge  
is permitted)  
Auto power down minimizes power dissipation  
Available in space saving 128-pin Thin Quad Flatpack (TQFP)  
Pin compatible to the lower density parts, IDT72V3624/72V3634/  
72V3644/72V3654/72V3664/72V3674  
Industrial temperature range (–40°C to +85°C) is available  
Green parts available, see ordering information  
FUNCTIONAL BLOCK DIAGRAM  
MBF1  
Mail 1  
Register  
CLKA  
CSA  
W/RA  
ENA  
Port-A  
Control  
Logic  
RAM ARRAY  
16,384 x 36  
32,768 x 36  
65,536 x 36  
36  
36  
MBA  
36  
FIFO1,  
Mail1  
Reset  
Logic  
MRS1  
PRS1  
Write  
Pointer  
Read  
Pointer  
36  
Status Flag  
Logic  
FFA/IRA  
EFB/ORB  
AEB  
AFA  
FIFO1  
FIFO2  
FS2  
FS0/SD  
FS1/SEN  
A0-A35  
Programmable Flag  
Offset Registers  
Timing  
Mode  
FWFT  
B0-B35  
16  
Status Flag  
EFA/ORA  
FFB/IRB  
AFB  
Logic  
AEA  
36  
Read  
Pointer  
Write  
Pointer  
36  
FIFO2,  
Mail2  
Reset  
Logic  
MRS2  
PRS2  
RT1  
RTM  
RT2  
FIFO1 and  
FIFO2  
Retransmit  
Logic  
RAM ARRAY  
36  
36  
16,384 x 36  
32,768 x 36  
65,536 x 36  
CLKB  
CSB  
W/RB  
ENB  
MBB  
BE  
Port-B  
Control  
Logic  
Mail 2  
Register  
BM  
4677 drw01  
MBF2  
SIZE  
IDTandtheIDTlogoareregisteredtrademarksofIntegratedDeviceTechnology,Inc. TheSyncBiFIFOisatrademarkofIntegratedDeviceTechnology,Inc.  
COMMERCIAL TEMPERATURE RANGE  
FEBRUARY 2009  
1
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  
DSC-4677/8  

与72V3694L15PFG相关器件

型号 品牌 获取价格 描述 数据表
72V3694L15PFG8 IDT

获取价格

TQFP-128, Reel
72V51233L10BB IDT

获取价格

PBGA-256, Tray
72V51233L10BB9 IDT

获取价格

PBGA-256, Tray
72V51233L5BB IDT

获取价格

3.3V MULTI-QUEUE FLOW-CONTROL DEVICES (4 QUEUES) 18 BIT WIDE CONFIGURATION
72V51233L5BBI IDT

获取价格

3.3V MULTI-QUEUE FLOW-CONTROL DEVICES (4 QUEUES) 18 BIT WIDE CONFIGURATION
72V51233L6BB IDT

获取价格

3.3V MULTI-QUEUE FLOW-CONTROL DEVICES (4 QUEUES) 18 BIT WIDE CONFIGURATION
72V51233L6BBI IDT

获取价格

3.3V MULTI-QUEUE FLOW-CONTROL DEVICES (4 QUEUES) 18 BIT WIDE CONFIGURATION
72V51233L7-5BB IDT

获取价格

PBGA-256, Tray
72V51233L7-5BB8 IDT

获取价格

PBGA-256, Reel
72V51233L7-5BB9 IDT

获取价格

PBGA-256, Tray