5秒后页面跳转
72211L15JGI8 PDF预览

72211L15JGI8

更新时间: 2024-11-10 00:46:47
品牌 Logo 应用领域
艾迪悌 - IDT 先进先出芯片内存集成电路
页数 文件大小 规格书
14页 291K
描述
CMOS SyncFIFO

72211L15JGI8 技术参数

生命周期:Active包装说明:,
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.32.00.71风险等级:5.68
最长访问时间:10 ns周期时间:15 ns
JESD-30 代码:R-PLCC-J32内存密度:4608 bit
内存集成电路类型:OTHER FIFO内存宽度:9
功能数量:1端子数量:32
字数:512 words字数代码:512
工作模式:SYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:512X9
输出特性:3-STATE可输出:YES
封装主体材料:PLASTIC/EPOXY封装形状:RECTANGULAR
并行/串行:PARALLEL最大待机电流:0.005 A
最大压摆率:0.035 mA最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:J BEND
端子位置:QUADBase Number Matches:1

72211L15JGI8 数据手册

 浏览型号72211L15JGI8的Datasheet PDF文件第2页浏览型号72211L15JGI8的Datasheet PDF文件第3页浏览型号72211L15JGI8的Datasheet PDF文件第4页浏览型号72211L15JGI8的Datasheet PDF文件第5页浏览型号72211L15JGI8的Datasheet PDF文件第6页浏览型号72211L15JGI8的Datasheet PDF文件第7页 
CMOSSyncFIFO™  
64 x 9, 256 x 9, 512 x 9,  
1,024 x 9, 2,048 x 9,  
4,096 x 9 and 8,192 x 9  
IDT72421,IDT72201  
IDT72211,IDT72221  
IDT72231,IDT72241  
IDT72251  
FEATURES:  
DESCRIPTION:  
64 x 9-bit organization (IDT72421)  
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™  
256 x 9-bit organization (IDT72201)  
512 x 9-bit organization (IDT72211)  
1,024 x 9-bit organization (IDT72221)  
2,048 x 9-bit organization (IDT72231)  
4,096 x 9-bit organization (IDT72241)  
8,192 x 9-bit organization (IDT72251)  
10 ns read/write cycle time  
Read and Write Clocks can be independent  
Dual-Ported zero fall-through time architecture  
Empty and Full Flags signal FIFO status  
Programmable Almost-Empty and Almost-Full flags can be set  
to any depth  
are very high-speed, low-power First-In, First-Out (FIFO) memories with  
clocked read and write controls. These devices have a 64, 256, 512, 1,024,  
2,048,4,096,and8,192x9-bitmemoryarray,respectively. TheseFIFOsare  
applicableforawidevarietyofdatabufferingneedssuchasgraphics,localarea  
networksandinterprocessorcommunication.  
TheseFIFOshave9-bitinputandoutputports.Theinputportiscontrolled  
byafree-runningclock(WCLK),andtwowriteenablepins(WEN1,WEN2).  
Data is written into the Synchronous FIFO on every rising clock edge when  
thewriteenablepinsareasserted.Theoutputportiscontrolledbyanotherclock  
pin (RCLK) and two read enable pins (REN1, REN2). The Read Clock can  
betiedtotheWriteClockforsingleclockoperationorthetwoclockscanrun  
asynchronousofoneanotherfordual-clockoperation.Anoutputenablepin  
(OE) is provided on the read port for three-state control of the output.  
TheSynchronousFIFOshavetwofixedflags,Empty(EF)andFull(FF).  
Twoprogrammableflags, Almost-Empty(PAE)andAlmost-Full(PAF), are  
provided for improved system control. The programmable flags default to  
Empty+7andFull-7forPAEandPAF,respectively.Theprogrammableflag  
offsetloadingiscontrolledbyasimplestatemachineandisinitiatedbyasserting  
Programmable Almost-Empty and Almost-Full flags default to  
Empty+7, and Full-7, respectively  
Output enable puts output data bus in high-impedance state  
Advanced submicron CMOS technology  
Available in the 32-pin plastic leaded chip carrier (PLCC) and  
32-pin Thin Quad Flat Pack (TQFP)  
For through-hole product please see the IDT72420/72200/72210/ the load pin (LD).  
72220/72230/72240 data sheet  
TheseFIFOsarefabricatedusinghigh-speedsubmicronCMOStechnology.  
Industrial temperature range (–40°C to +85°C) is available  
Green parts available, see ordering information  
FUNCTIONAL BLOCK DIAGRAM  
D0 - D8  
WCLK  
WEN1  
WEN2  
LD  
OFFSET REGISTER  
INPUT REGISTER  
EF  
FLAG  
LOGIC  
WRITE CONTROL  
LOGIC  
PAE  
PAF  
FF  
RAM ARRAY  
64 x 9, 256 x 9,  
512 x 9, 1,024 x 9,  
2,048 x 9, 4,096 x 9,  
8,192 x 9  
WRITE POINTER  
READ POINTER  
READ CONTROL  
LOGIC  
OUTPUT REGISTER  
RESET LOGIC  
RCLK  
REN1  
REN2  
RS  
2655 drw01  
OE  
Q0 - Q8  
CIDTOandMtheMIDTElogRoaCrerIegAisteLredtrAadeNmaDrksofIInNtegrDateUdDSeviTceTRecIhnAoloLgy,InTc.TEheMSynPcFEIFORisaAreTgistUereRdtraEdemaRrkoAfInNtegGrateEdDSeviceTechnology,Inc.  
AUGUST 2013  
1
2013 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  
DSC-2655/6  
©

与72211L15JGI8相关器件

型号 品牌 获取价格 描述 数据表
72211L15JSCDS-W IDT

获取价格

FIFO, 512X9, 10ns, Synchronous, CMOS, PQCC32
72211L15PF8 IDT

获取价格

TQFP-32, Reel
72211L15PFG IDT

获取价格

FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP32, GREEN, TQFP-32
72211L15PFG8 IDT

获取价格

CMOS SyncFIFO
72211L15PFGI IDT

获取价格

CMOS SyncFIFO
72211L15PFGI8 IDT

获取价格

CMOS SyncFIFO
72211L25JG IDT

获取价格

暂无描述
72211L25JG8 IDT

获取价格

CMOS SyncFIFO
72211L25JGI IDT

获取价格

FIFO, 512X9, 15ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32
72211L25JGI8 IDT

获取价格

CMOS SyncFIFO