5秒后页面跳转
7140SA55CI8 PDF预览

7140SA55CI8

更新时间: 2024-10-28 14:32:19
品牌 Logo 应用领域
艾迪悌 - IDT 静态存储器内存集成电路
页数 文件大小 规格书
19页 155K
描述
Multi-Port SRAM, 1KX8, 55ns, CMOS, CDIP48

7140SA55CI8 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:ObsoleteReach Compliance Code:compliant
风险等级:5.92最长访问时间:55 ns
I/O 类型:COMMONJESD-30 代码:R-XDIP-T48
JESD-609代码:e0内存密度:8192 bit
内存集成电路类型:MULTI-PORT SRAM内存宽度:8
端口数量:2端子数量:48
字数:1024 words字数代码:1000
工作模式:ASYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:1KX8
输出特性:3-STATE封装主体材料:CERAMIC
封装代码:DIP封装等效代码:DIP48,.6
封装形状:RECTANGULAR封装形式:IN-LINE
并行/串行:PARALLEL峰值回流温度(摄氏度):225
电源:5 V认证状态:Not Qualified
最大待机电流:0.03 A最小待机电流:4.5 V
子类别:SRAMs最大压摆率:0.19 mA
标称供电电压 (Vsup):5 V表面贴装:NO
技术:CMOS温度等级:INDUSTRIAL
端子面层:TIN LEAD端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:20Base Number Matches:1

7140SA55CI8 数据手册

 浏览型号7140SA55CI8的Datasheet PDF文件第2页浏览型号7140SA55CI8的Datasheet PDF文件第3页浏览型号7140SA55CI8的Datasheet PDF文件第4页浏览型号7140SA55CI8的Datasheet PDF文件第5页浏览型号7140SA55CI8的Datasheet PDF文件第6页浏览型号7140SA55CI8的Datasheet PDF文件第7页 
IDT7130SA/LA  
IDT7140SA/LA  
HIGH SPEED  
1K X 8 DUAL-PORT  
STATIC SRAM  
Features  
On-chip port arbitration logic (IDT7130 Only)  
High-speed access  
BUSY output flag on IDT7130; BUSY input on IDT7140  
INT flag for port-to-port communication  
– Commercial: 20/25/35/55/100ns (max.)  
Industrial: 25/55/100ns (max.)  
Military: 25/35/55/100ns (max.)  
Fully asynchronous operation from either port  
Battery backup operation–2V data retention (LA only)  
TTL-compatible, single 5V ±10% power supply  
Military product compliant to MIL-PRF-38535 QML  
Industrial temperature range (–40°C to +85°C) is available  
for selected speeds  
Available in 48-pin DIP, LCC and Ceramic Flatpack, 52-pin  
PLCC, and 64-pin STQFP and TQFP  
Green parts available, see ordering information  
Low-power operation  
IDT7130/IDT7140SA  
Active: 550mW (typ.)  
Standby: 5mW (typ.)  
IDT7130/IDT7140LA  
Active: 550mW (typ.)  
Standby: 1mW (typ.)  
MASTER IDT7130 easily expands data bus width to 16-or-  
more-bits using SLAVE IDT7140  
Functional Block Diagram  
OER  
OEL  
CE  
R/W  
L
CE  
R/W  
R
L
R
,
I/O0L- I/O7L  
I/O0R-I/O7R  
(1,2)  
I/O  
Control  
I/O  
Control  
(1,2)  
BUSY  
L
BUSYR  
A
9L  
0L  
A
9R  
0R  
Address  
Decoder  
MEMORY  
ARRAY  
Address  
Decoder  
A
A
10  
10  
ARBITRATION  
and  
INTERRUPT  
LOGIC  
CE  
L
CE  
OE  
R/W  
R
R
OEL  
L
R
R/W  
(2)  
(2)  
INT  
R
INTL  
2689 drw 01  
NOTES:  
1. IDT7130 (MASTER): BUSY is open drain output and requires pullup resistor.  
IDT7140 (SLAVE): BUSY is input.  
2. Open drain output: requires pullup resistor.  
APRIL 2006  
1
DSC-2689/13  
©2006IntegratedDeviceTechnology,Inc.  

与7140SA55CI8相关器件

型号 品牌 获取价格 描述 数据表
7140SA55FGB8 IDT

获取价格

HIGH SPEED 1K X 8 DUAL-PORT STATIC SRAM
7140SA55FGI8 IDT

获取价格

HIGH SPEED 1K X 8 DUAL-PORT STATIC SRAM
7140SA55J IDT

获取价格

PLCC-52, Tube
7140SA55JB8 IDT

获取价格

Multi-Port SRAM, 1KX8, 55ns, CMOS, PQCC52
7140SA55JGB8 IDT

获取价格

HIGH SPEED 1K X 8 DUAL-PORT STATIC SRAM
7140SA55JGI IDT

获取价格

Dual-Port SRAM, 1KX8, 55ns, CMOS, PQCC52, 0.750 X 0.750 INCH, 0.170 INCH HEIGHT, GREEN, PL
7140SA55JGI8 IDT

获取价格

HIGH SPEED 1K X 8 DUAL-PORT STATIC SRAM
7140SA55JI8 IDT

获取价格

Multi-Port SRAM, 1KX8, 55ns, CMOS, PQCC52
7140SA55L48B IDT

获取价格

LCC-48, Tube
7140SA55L48B8 IDT

获取价格

Multi-Port SRAM, 1KX8, 55ns, CMOS, CQCC48