5秒后页面跳转
7005L70JB PDF预览

7005L70JB

更新时间: 2024-11-09 20:05:43
品牌 Logo 应用领域
艾迪悌 - IDT 静态存储器内存集成电路
页数 文件大小 规格书
20页 172K
描述
Application Specific SRAM, 8KX8, 70ns, CMOS, PQCC68

7005L70JB 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Active包装说明:QCCJ, LDCC68,1.0SQ
Reach Compliance Code:not_compliant风险等级:5.45
最长访问时间:70 nsI/O 类型:COMMON
JESD-30 代码:S-PQCC-J68JESD-609代码:e0
内存密度:65536 bit内存集成电路类型:APPLICATION SPECIFIC SRAM
内存宽度:8湿度敏感等级:1
端口数量:2端子数量:68
字数:8192 words字数代码:8000
工作模式:ASYNCHRONOUS最高工作温度:125 °C
最低工作温度:-55 °C组织:8KX8
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:QCCJ封装等效代码:LDCC68,1.0SQ
封装形状:SQUARE封装形式:CHIP CARRIER
并行/串行:PARALLEL峰值回流温度(摄氏度):225
电源:5 V认证状态:Not Qualified
筛选级别:38535Q/M;38534H;883B最大待机电流:0.004 A
最小待机电流:2 V子类别:SRAMs
最大压摆率:0.25 mA标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Tin/Lead (Sn85Pb15)
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
Base Number Matches:1

7005L70JB 数据手册

 浏览型号7005L70JB的Datasheet PDF文件第2页浏览型号7005L70JB的Datasheet PDF文件第3页浏览型号7005L70JB的Datasheet PDF文件第4页浏览型号7005L70JB的Datasheet PDF文件第5页浏览型号7005L70JB的Datasheet PDF文件第6页浏览型号7005L70JB的Datasheet PDF文件第7页 
HIGH-SPEED  
IDT7005S/L  
8K x 8 DUAL-PORT  
STATIC RAM  
M/S = H for BUSY output flag on Master,  
M/S = L for BUSY input on Slave  
Interrupt Flag  
On-chip port arbitration logic  
Full on-chip hardware support of semaphore signaling  
between ports  
Fully asynchronous operation from either port  
Devices are capable of withstanding greater than 2001V  
electrostatic discharge  
Battery backup operation2V data retention  
TTL-compatible, single 5V (±10%) power supply  
Available in 68-pin PGA, quad flatpack, PLCC, and a 64-pin  
thin quad flatpack  
Industrial temperature range (-40°C to +85°C) is available  
for selected speeds  
Green parts available, see ordering information  
Features  
True Dual-Ported memory cells which allow simultaneous  
reads of the same memory location  
High-speed access  
Military:20/25/35/55/70ns(max.)  
Industrial:35/55ns (max.)  
– Commercial:15/17/20/25/35/55ns(max.)  
Low-power operation  
IDT7005S  
Active:750mW(typ.)  
Standby: 5mW (typ.)  
IDT7005L  
Active:700mW(typ.)  
Standby: 1mW (typ.)  
IDT7005 easily expands data bus width to 16 bits or more  
using the Master/Slave select when cascading more than  
one device  
FunctionalBlockDiagram  
OE  
R
OE  
CE  
L
L
CER  
R/W  
L
R/WR  
I/O0L- I/O7L  
I/O0R-I/O7R  
I/O  
I/O  
Control  
Control  
BUSY (1,2)  
L
(1,2)  
BUSY  
R
A
12R  
0R  
A
12L  
Address  
Decoder  
MEMORY  
ARRAY  
Address  
Decoder  
A
0L  
A
13  
13  
ARBITRATION  
INTERRUPT  
SEMAPHORE  
LOGIC  
CE  
OE  
R/W  
L
CE  
OE  
R/W  
R
L
R
R
L
SEM  
R
SEM  
INTL  
L
M/S  
(2)  
(2)  
INTR  
2738 drw 01  
NOTES:  
1. (MASTER): BUSY is output; (SLAVE): BUSY is input.  
2. BUSY outputs and INT outputs are non-tri-stated push-pull.  
OCTOBER 2008  
1
DSC 2738/16  
©2008IntegratedDeviceTechnology,Inc.  

与7005L70JB相关器件

型号 品牌 获取价格 描述 数据表
7005L70JG IDT

获取价格

HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
7005L70JG8 IDT

获取价格

HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
7005L70JGB IDT

获取价格

HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
7005L70JGB8 IDT

获取价格

Dual-Port SRAM, 8KX8, 70ns, CMOS, PQCC68, 0.950 X 0.950 INCH, 0.120 INCH HEIGHT, GREEN, PL
7005L70JGI IDT

获取价格

HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
7005L70JGI8 IDT

获取价格

HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
7005L70PFB IDT

获取价格

Application Specific SRAM, 8KX8, 70ns, CMOS, PQFP64
7005L70PFG IDT

获取价格

HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
7005L70PFG8 IDT

获取价格

HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
7005L70PFGB IDT

获取价格

Dual-Port SRAM, 8KX8, 70ns, CMOS, PQFP64, 14 X 14 MM, 1.40 MM HEIGHT, GREEN, TQFP-64