5秒后页面跳转
5962-9067101MRA PDF预览

5962-9067101MRA

更新时间: 2024-01-30 23:50:43
品牌 Logo 应用领域
亚德诺 - ADI /
页数 文件大小 规格书
16页 552K
描述
LVDT Signal Conditioner

5962-9067101MRA 技术参数

生命周期:Active零件包装代码:DIP
包装说明:DIP,针数:20
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.8
转换器类型:SIGNAL CONDITIONERJESD-30 代码:R-GDIP-T20
JESD-609代码:e0最大负电源电压:-18 V
最小负电源电压:-12 V标称负供电电压:-15 V
功能数量:1端子数量:20
最高工作温度:125 °C最低工作温度:-55 °C
封装主体材料:CERAMIC, GLASS-SEALED封装代码:DIP
封装形状:RECTANGULAR封装形式:IN-LINE
峰值回流温度(摄氏度):NOT SPECIFIED认证状态:Qualified
筛选级别:MIL-STD-883最大供电电压:18 V
最小供电电压:12 V标称供电电压:15 V
表面贴装:NO温度等级:MILITARY
端子面层:TIN LEAD端子形式:THROUGH-HOLE
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
Base Number Matches:1

5962-9067101MRA 数据手册

 浏览型号5962-9067101MRA的Datasheet PDF文件第1页浏览型号5962-9067101MRA的Datasheet PDF文件第2页浏览型号5962-9067101MRA的Datasheet PDF文件第4页浏览型号5962-9067101MRA的Datasheet PDF文件第5页浏览型号5962-9067101MRA的Datasheet PDF文件第6页浏览型号5962-9067101MRA的Datasheet PDF文件第7页 
AD598  
NOTES  
1VA and VB represent the Mean Average Deviation (MAD) of the detected sine waves. Note that for this Transfer Function to linearly represent positive displacement,  
the sum of VA and VB of the LVDT must remain constant with stroke length. See “Theory of Operation.” Also see Figures 7 and 12 for R2.  
2From TMIN, to TMAX, the overall error due to the AD598 alone is determined by combining gain error, gain drift and offset drift. For example the worst case overall  
error for the AD598AD from TMIN to TMAX is calculated as follows: overall error = gain error at +25°C (±1% full scale) + gain drift from –40°C to +25°C (50 ppm/°C  
of FS × +65°C) + offset drift from –40°C to +25°C (50 ppm/°C of FS × +65°C) = ±1.65% of full scale. Note that 1000 ppm of full scale equals 0.1% of full scale.  
Full scale is defined as the voltage difference between the maximum positive and maximum negative output.  
3Nonlinearity of the AD598 only, in units of ppm of full scale. Nonlinearity is defined as the maximum measured deviation of the AD598 output voltage from a  
straight line. The straight line is determined by connecting the maximum produced full-scale negative voltage with the maximum produced full-scale positive voltage.  
4See Transfer Function.  
5This offset refers to the (VA–VB)/(VA+VB) input spanning a full-scale range of ±1. [For (VA–VB)/(VA+VB) to equal +1, VB must equal zero volts; and correspondingly  
for (VA–VB)/(VA+VB) to equal –1, VA must equal zero volts. Note that offset errors do not allow accurate use of zero magnitude inputs, practical inputs are limited to  
100 mV rms.] The ±1 span is a convenient reference point to define offset referred to input. For example, with this input span a value of R2 = 20 k would give  
VOUT span a value of ±10 volts. Caution, most LVDTs will typically exercise less of the ((VA–VB))/((VA+VB)) input span and thus require a larger value of R2 to  
produce the ±10 V output span. In this case the offset is correspondingly magnified when referred to the output voltage. For example, a Schaevitz E100 LVDT  
requires 80.2 kfor R2 to produce a ±10.69 V output and (VA–VB)/(VA+VB) equals 0.27. This ratio may be determined from the graph shown in Figure 18,  
(VA–VB)/(VA+VB) = (1.71 V rms – 0.99 V rms)/(1.71 V rms + 0.99 V rms). The maximum offset value referred to the ±10.69 V output may be determined by  
multiplying the maximum value shown in the data sheet (±1% of FS by 1/0.27 which equals ±3.7% maximum. Similarly, to determine the maximum values of offset  
drift, offset CMRR and offset PSRR when referred to the ±10.69 V output, these data sheet values should also be multiplied by (1/0.27). For this example for the  
AD598AD the maximum values of offset drift, PSRR offset and CMRR offset would be: 185 ppm/°C of FS; 741 ppm/V and 741 ppm/V respectively when referred  
to the ±10.69 V output.  
6For example, if the excitation to the primary changes by 1 dB, the gain of the system will change by typically 100 ppm.  
7Output ripple is a function of the AD598 bandwidth determined by C2, C3 and C4. See Figures 16 and 17.  
8R1 is shown in Figures 7 and 12.  
9Excitation voltage drift is not an important specification because of the ratiometric operation of the AD598.  
Specifications subject to change without notice.  
Specifications shown in boldface are tested on all production units at final electrical test. Results from those tested are used to calculate outgoing quality levels. All  
min and max specifications are guaranteed, although only those shown in boldface are tested on all production units.  
ORDERING GUIDE  
THERMAL CHARACTERISTICS  
θJC  
θJA  
Temperature  
Range  
Package  
Description  
Package  
Option  
Model  
SOIC Package  
22°C/W  
Side Brazed Package 25°C/W  
80°C/W  
85°C/W  
AD598JR  
AD598AD  
0°C to +70°C  
–40°C to +85C  
SOIC  
Ceramic DIP  
R-20  
D-20  
ABSOLUTE MAXIMUM RATINGS  
Total Supply Voltage +VS to –VS . . . . . . . . . . . . . . . . . +36 V  
Storage Temperature Range  
R Package . . . . . . . . . . . . . . . . . . . . . . . . .65°C to +150°C  
D Package . . . . . . . . . . . . . . . . . . . . . . . . .65°C to +150°C  
Operating Temperature Range  
AD598JR . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to +70°C  
AD598AD . . . . . . . . . . . . . . . . . . . . . . . . . .40°C to +85°C  
Lead Temperature Range (Soldering 60 sec) . . . . . . . . +300°C  
Power Dissipation Up to +65°C . . . . . . . . . . . . . . . . . . .1.2 W  
Derates Above +65°C . . . . . . . . . . . . . . . . . . . . . . . 12 mW/°C  
–VS  
+VS  
20  
19  
1
2
OFFSET 1  
EXC 1  
EXC 2  
18 OFFSET 2  
3
17 SIGNAL REFERENCE  
LEVEL 1  
4
AD598  
16  
15  
LEVEL 2  
FREQ 1  
FREQ 2  
SIGNAL OUTPUT  
FEEDBACK  
5
TOP VIEW  
(Not to Scale)  
6
14 OUTPUT FILTER  
7
A1 FILTER  
A2 FILTER  
13  
12  
B1 FILTER  
B2 FILTER  
VB  
8
9
10  
11 VA  
REV. A  
–3–  

与5962-9067101MRA相关器件

型号 品牌 描述 获取价格 数据表
5962-9067501M3X TI ALS SERIES, 9-BIT DRIVER, TRUE OUTPUT, CQCC28, CERAMIC, QCC-28

获取价格

5962-9067501MKA ACTEL Bus Driver, ALS Series, 1-Func, 9-Bit, True Output, TTL, CDFP24, CERAMIC, FP-24

获取价格

5962-9067501MKX TI ALS SERIES, 9-BIT DRIVER, TRUE OUTPUT, CDFP24, CERAMIC, FP-24

获取价格

5962-9067501MLA WEDC IC ALS SERIES, 9-BIT DRIVER, TRUE OUTPUT, CDIP24, CERAMIC, DIP-24, Bus Driver/Transceiver

获取价格

5962-9067501MLX ETC 9-Bit D-Type Flip-Flop

获取价格

5962-9067502M3X ETC 9-Bit D-Type Flip-Flop

获取价格