5秒后页面跳转
54ACT109D PDF预览

54ACT109D

更新时间: 2024-01-17 09:19:00
品牌 Logo 应用领域
美国国家半导体 - NSC 触发器
页数 文件大小 规格书
8页 171K
描述
Dual JK Positive Edge-Triggered Flip-Flop

54ACT109D 技术参数

生命周期:Obsolete包装说明:DFP, FL16,.3
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.41系列:ACT
JESD-30 代码:R-GDFP-F16JESD-609代码:e0
长度:9.6645 mm负载电容(CL):50 pF
逻辑集成电路类型:J-KBAR FLIP-FLOP最大频率@ Nom-Sup:85000000 Hz
最大I(ol):0.024 A湿度敏感等级:1
位数:2功能数量:2
端子数量:16最高工作温度:125 °C
最低工作温度:-55 °C输出极性:COMPLEMENTARY
封装主体材料:CERAMIC, GLASS-SEALED封装代码:DFP
封装等效代码:FL16,.3封装形状:RECTANGULAR
封装形式:FLATPACK包装方法:RAIL
电源:5 VProp。Delay @ Nom-Sup:14 ns
传播延迟(tpd):14 ns认证状态:Not Qualified
筛选级别:MIL-PRF-38535 Class V座面最大高度:2.032 mm
子类别:FF/Latches最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Tin/Lead (Sn63Pb37)
端子形式:FLAT端子节距:1.27 mm
端子位置:DUAL总剂量:100k Rad(Si) V
触发器类型:POSITIVE EDGE宽度:6.604 mm
最小 fmax:95 MHzBase Number Matches:1

54ACT109D 数据手册

 浏览型号54ACT109D的Datasheet PDF文件第1页浏览型号54ACT109D的Datasheet PDF文件第2页浏览型号54ACT109D的Datasheet PDF文件第3页浏览型号54ACT109D的Datasheet PDF文件第5页浏览型号54ACT109D的Datasheet PDF文件第6页浏览型号54ACT109D的Datasheet PDF文件第7页 
DC Characteristics for ’AC Family Devices (Continued)  
54AC  
=
Symbol  
Parameter  
VCC  
(V)  
TA −55˚C to +125˚C  
Units  
Conditions  
Guaranteed Limits  
=
ICC  
Maximum Quiescent  
Supply Current  
5.5  
40.0  
µA  
VIN VCC  
or GND  
Note 2: All outputs loaded; thresholds on input associated with output under test.  
Note 3: Maximum test duration 2.0 ms, one output loaded at a time.  
@
@
Note 4:  
I
and I  
CC  
3.0V are guaranteed to be less than or equal to the respective limit 5.5V V .  
IN  
CC  
@
@
I
for 54AC 25˚C is identical to 74AC 25˚C.  
CC  
DC Characteristics for ’ACT Family Devices  
54ACT  
=
Symbol  
Parameter  
VCC  
(V)  
4.5  
5.5  
4.5  
5.5  
4.5  
5.5  
TA −55˚C to +125˚C  
Units  
Conditions  
Guaranteed Limits  
=
VIH  
Minimum High Level  
Input Voltage  
2.0  
2.0  
0.8  
0.8  
4.4  
5.4  
V
V
V
VOUT 0.1V  
or VCC − 0.1V  
=
VIL  
Maximum Low Level  
Input Voltage  
VOUT 0.1V  
or VCC − 0.1V  
=
VOH  
Minimum High Level  
Output Voltage  
IOUT −50 µA  
(Note 5)  
=
VIN VIL or VIH  
=
IOH −24 mA  
4.5  
5.5  
4.5  
5.5  
3.70  
4.70  
0.1  
V
V
=
IOH −24 mA  
=
VOL  
Maximum Low Level  
Output Voltage  
IOUT 50 µA  
0.1  
(Note 5)  
=
VIN VIL or VIH  
=
IOL 24 mA  
4.5  
5.5  
5.5  
0.50  
0.50  
V
=
IOL 24 mA  
=
±
IIN  
Maximum Input  
Leakage Current  
Maximum  
1.0  
µA  
mA  
VI VCC, GND  
=
VI VCC − 2.1V  
ICCT  
5.5  
1.6  
I
CC/Input  
(Note 6)  
=
VOLD 1.65V Max  
IOLD  
IOHD  
ICC  
Minimum Dynamic  
Output Current  
Maximum Quiescent  
Supply Current  
5.5  
5.5  
5.5  
50  
mA  
mA  
µA  
=
VOHD 3.85V Min  
−50  
40.0  
=
VIN VCC  
or GND  
Note 5: All outputs loaded; thresholds on input associated with output under test.  
Note 6: Maximum test duration 2.0 ms, one output loaded at a time.  
@ @  
I for 54ACT 25˚C is identical to 74ACT 25˚C.  
CC  
Note 7:  
www.national.com  
4

与54ACT109D相关器件

型号 品牌 获取价格 描述 数据表
54ACT109DM TI

获取价格

ACT SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP16, C
54ACT109DMQB ETC

获取价格

J-K-Type Flip-Flop
54ACT109DMQB-RH NSC

获取价格

暂无描述
54ACT109DMQB-RH TI

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,CMOS, RAD HARD,DIP,16PIN,CERAMIC
54ACT109E-QMLV ETC

获取价格

J-K-Type Flip-Flop
54ACT109ERQMLV ETC

获取价格

J-K-Type Flip-Flop
54ACT109F NSC

获取价格

Dual JK Positive Edge-Triggered Flip-Flop
54ACT109FM FAIRCHILD

获取价格

J-Kbar Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 2-Bit, Complementary Output
54ACT109FMQB TI

获取价格

ACT SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP16, C
54ACT109FMQB-RH TI

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,CMOS, RAD HARD,FP,16PIN,CERAMIC