5秒后页面跳转
240VA PDF预览

240VA

更新时间: 2024-02-14 07:37:41
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
25页 324K
描述
In-System Programmable 3.3V Generic Digital CrosspointTM

240VA 技术参数

生命周期:ActiveReach Compliance Code:unknown
风险等级:5.81其他特性:VSWR MAX AT 6 GHZ
特性阻抗:50 Ω连接器类型:RF TNC CONNECTOR
联系完成配合:NOT SPECIFIED触点性别:MALE
耦合类型:THREADEDDIN 符合性:NO
滤波功能:NOIEC 符合性:NO
插入损耗:0.12 dBMIL 符合性:NO
安装方式:RIGHT ANGLE安装类型:CABLE
最大工作频率:6 GHz选件:GENERAL PURPOSE
面板安装:NO端接类型:CRIMP SOLDER
电压驻波比:1.21Base Number Matches:1

240VA 数据手册

 浏览型号240VA的Datasheet PDF文件第1页浏览型号240VA的Datasheet PDF文件第2页浏览型号240VA的Datasheet PDF文件第3页浏览型号240VA的Datasheet PDF文件第5页浏览型号240VA的Datasheet PDF文件第6页浏览型号240VA的Datasheet PDF文件第7页 
Specifications ispGDX240VA  
I/O MUX Operation  
allow adjacent I/O cell outputs to be directly connected  
without passing through the global routing pool. The  
relationship between the [N+i] adjacent cells and A, B, C  
and D inputs will vary depending on where the I/O cell is  
located on the physical die. The I/O cells can be grouped  
into normaland reflectedI/O cells or I/O hemi-  
spheres.These are defined as:  
MUX1  
MUX0  
Data Input Selected  
0
0
1
1
0
1
1
0
M0  
M1  
M2  
M3  
Device  
Normal I/O Cells  
Reflected I/O Cells  
Flexible mapping of MUXsel to MUX allows the user to  
x
x
change the MUX select assignment after the ispGDXVA  
device has been soldered to the board. Figure 1 shows  
that the I/O cell can accept (by programming the appro-  
priatefuses)inputsfromtheMUXoutputsoffouradjacent  
I/O cells, two above and two below. This enables cascad-  
ing of the MUXes to enable wider (up to 16:1) MUX  
implementations.  
ispGDX80VA  
B9-B0, A19-A0,  
D19-D10  
B10-B19, C0-C19,  
D0-D9  
ispGDX160V/VA B19-B0, A39-A0,  
D39-D20  
B20-B39, C0-C39,  
D0-D19  
ispGDX240VA  
B29-B0, A59-A0,  
D59-D30  
B30-B59, C0-C59,  
D0-D29  
Table 2 shows the relationship between adjacent I/O  
cells as well as their relationship to direct MUX inputs.  
Note that the MUX expansion is circular and that I/O cell  
B30, for example, draws on I/Os B29 and B28, as well as  
B31 and B32, even though they are in different hemi-  
spheres of the physical die. Table 2 shows some typical  
cases and all boundary cases. All other cells can be  
extrapolated from the pattern shown in the table.  
The I/O cell also includes a programmable flow-through  
latch or register that can be placed in the input or output  
path and bypassed for combinatorial outputs. As shown  
in Figure 1, when the input control MUX of the register/  
latch selects the Apath, the register/latch gets its inputs  
from the 4:1 MUX and drives the I/O output. When  
selecting the Bpath, the register/latch is directly driven  
by the I/O input while its output feeds the GRP. The  
programmable polarity Clock to the latch or register can  
be connected to any I/O in the I/O-CLK/CLKEN set (one-  
quarter of total I/Os) or to one of the dedicated clock input  
Figure 2. I/O Hemisphere Configuration of  
ispGDX240VA  
pins (Y ). The programmable polarity Clock Enable input  
x
I/O cell 0  
I/O cell 239  
to the register can be programmed to connect to any of  
the I/O-CLK/CLKEN input pin set or to the global clock  
D59  
D30 D29  
D0  
enable inputs (CLKEN ). Use of the dedicated clock  
x
inputs gives minimum clock-to-output delays and mini-  
mizes delay variation with fanout. Combinatorial output  
mode may be implemented by a dedicated architecture  
bit and bypass MUX. I/O cell output polarity can be  
programmed as active high or active low.  
MUX Expander Using Adjacent I/O Cells  
The ispGDXVA allows adjacent I/O cell MUXes to be  
cascaded to form wider input MUXes (up to 16 x 1)  
without incurring an additional full Tpd penalty. However,  
there are certain dependencies on the locality of the  
adjacent MUXes when used along with direct MUX  
inputs.  
B0  
B29 B30  
B59  
I/O cell 119 I/O cell 120  
Direct and Expander Input Routing  
Adjacent I/O Cells  
Table 2 also illustrates the routing of MUX direct inputs  
that are accessible when using adjacent I/O cells as  
inputs. Take I/O cell D33 as an example, which is also  
shown in Figure 3.  
Expansion inputs MUXOUT[n-2], MUXOUT[n-1],  
MUXOUT[n+1], and MUXOUT[n+2] are fuse-selectable  
for each I/O cell MUX. These expansion inputs share the  
samepathasthestandardA, B, CandDMUXinputs, and  
4

与240VA相关器件

型号 品牌 描述 获取价格 数据表
240XL037 ETC RIEMEN SYNCHR XL TEILUNG WIRKLAENGE 24

获取价格

241 LITTELFUSE 5x25mm MINIATURE FUSES

获取价格

24-1 BEL Power Transformer

获取价格

241/69/79-W ETC KABELVERSCHRAUBUNG NYLON M13 WEISS

获取价格

241_06 LITTELFUSE 5x25mm MINIATURE FUSES

获取价格

24100 CANDD Bobbin Wound Surface Mount Inductors

获取价格