5秒后页面跳转
XCV1000E-6FGG680I PDF预览

XCV1000E-6FGG680I

更新时间: 2024-02-11 00:06:57
品牌 Logo 应用领域
赛灵思 - XILINX 时钟可编程逻辑
页数 文件大小 规格书
99页 927K
描述
Field Programmable Gate Array, 6144 CLBs, 331776 Gates, 357MHz, 27648-Cell, CMOS, PBGA680, FBGA-680

XCV1000E-6FGG680I 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:BGA
包装说明:FBGA-680针数:680
Reach Compliance Code:unknownECCN代码:3A991.D
HTS代码:8542.39.00.01风险等级:5.8
最大时钟频率:357 MHzCLB-Max的组合延迟:0.47 ns
JESD-30 代码:S-PBGA-B680JESD-609代码:e1
长度:40 mm湿度敏感等级:3
可配置逻辑块数量:6144等效关口数量:331776
输入次数:512逻辑单元数量:27648
输出次数:512端子数量:680
组织:6144 CLBS, 331776 GATES封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA680,39X39,40
封装形状:SQUARE封装形式:GRID ARRAY
峰值回流温度(摄氏度):260电源:1.2/3.6,1.8 V
可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY认证状态:Not Qualified
座面最大高度:1.9 mm子类别:Field Programmable Gate Arrays
最大供电电压:1.89 V最小供电电压:1.71 V
标称供电电压:1.8 V表面贴装:YES
技术:CMOS端子面层:Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:40
宽度:40 mmBase Number Matches:1

XCV1000E-6FGG680I 数据手册

 浏览型号XCV1000E-6FGG680I的Datasheet PDF文件第2页浏览型号XCV1000E-6FGG680I的Datasheet PDF文件第3页浏览型号XCV1000E-6FGG680I的Datasheet PDF文件第4页浏览型号XCV1000E-6FGG680I的Datasheet PDF文件第5页浏览型号XCV1000E-6FGG680I的Datasheet PDF文件第6页浏览型号XCV1000E-6FGG680I的Datasheet PDF文件第7页 
R
Spartan-II FPGA Family  
Data Sheet  
DS001 June 13, 2008  
Product Specification  
This document includes all four modules of the Spartan®-II FPGA data sheet.  
Module 1:  
Introduction and Ordering Information  
Module 3:  
DC and Switching Characteristics  
DS001-1 (v2.8) June 13, 2008  
DS001-3 (v2.8) June 13, 2008  
Introduction  
DC Specifications  
-
-
-
-
-
Absolute Maximum Ratings  
Recommended Operating Conditions  
DC Characteristics  
Power-On Requirements  
DC Input and Output Levels  
Features  
General Overview  
Product Availability  
User I/O Chart  
Ordering Information  
Switching Characteristics  
-
-
-
-
-
-
-
-
Pin-to-Pin Parameters  
Module 2:  
IOB Switching Characteristics  
Clock Distribution Characteristics  
DLL Timing Parameters  
CLB Switching Characteristics  
Block RAM Switching Characteristics  
TBUF Switching Characteristics  
JTAG Switching Characteristics  
Functional Description  
DS001-2 (v2.8) June 13, 2008  
Architectural Description  
-
-
-
-
-
-
Spartan-II Array  
Input/Output Block  
Configurable Logic Block  
Block RAM  
Clock Distribution: Delay-Locked Loop  
Boundary Scan  
Module 4:  
Pinout Tables  
Development System  
Configuration  
DS001-4 (v2.8) June 13, 2008  
Pin Definitions  
Pinout Tables  
-
Configuration Timing  
Design Considerations  
IMPORTANT NOTE: This Spartan-II FPGA data sheet is in four modules. Each module has its own Revision History at the  
end. Use the PDF "Bookmarks" for easy navigation in this volume.  
© 2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other  
trademarks are the property of their respective owners.  
DS001 June 13, 2008  
www.xilinx.com  
Product Specification  
1

与XCV1000E-6FGG680I相关器件

型号 品牌 描述 获取价格 数据表
XCV1000E-6FGG860C XILINX Field Programmable Gate Array, 6144 CLBs, 331776 Gates, 357MHz, 27648-Cell, CMOS, PBGA860,

获取价格

XCV1000E-6HQ240C XILINX Virtex-E 1.8 V Field Programmable Gate Arrays

获取价格

XCV1000E-6HQ240I XILINX Virtex-E 1.8 V Field Programmable Gate Arrays

获取价格

XCV1000E-6HQG240I XILINX Field Programmable Gate Array, 27648-Cell, CMOS, PQFP240

获取价格

XCV1000E-7BG240C XILINX Virtex-E 1.8 V Field Programmable Gate Arrays

获取价格

XCV1000E-7BG240I XILINX Virtex-E 1.8 V Field Programmable Gate Arrays

获取价格