5秒后页面跳转
XC5VFX130T PDF预览

XC5VFX130T

更新时间: 2022-12-16 15:23:16
品牌 Logo 应用领域
赛灵思 - XILINX /
页数 文件大小 规格书
13页 314K
描述
Virtex-5 Family Overview

XC5VFX130T 数据手册

 浏览型号XC5VFX130T的Datasheet PDF文件第3页浏览型号XC5VFX130T的Datasheet PDF文件第4页浏览型号XC5VFX130T的Datasheet PDF文件第5页浏览型号XC5VFX130T的Datasheet PDF文件第7页浏览型号XC5VFX130T的Datasheet PDF文件第8页浏览型号XC5VFX130T的Datasheet PDF文件第9页 
R
Virtex-5 Family Overview  
Architectural Description  
Virtex-5 FPGA Array Overview  
Virtex-5 devices are user-programmable gate arrays with various configurable elements and embedded cores optimized for  
high-density and high-performance system designs. Virtex-5 devices implement the following functionality:  
I/O blocks provide the interface between package pins  
and the internal configurable logic. Most popular and  
leading-edge I/O standards are supported by  
programmable I/O blocks (IOBs). The IOBs can be  
connected to very flexible ChipSync logic for enhanced  
source-synchronous interfacing. Source-synchronous  
optimizations include per-bit deskew (on both input and  
output signals), data serializers/deserializers, clock  
dividers, and dedicated I/O and local clocking  
resources.  
Additionally, LXT, SXT, TXT, and FXT devices also contain:  
Integrated Endpoint blocks for PCI Express designs  
providing x1, x4, or x8 PCI Express Endpoint  
functionality. When used in conjunction with RocketIO  
transceivers, a complete PCI Express Endpoint can be  
implemented with minimal FPGA logic utilization.  
10/100/1000 Mb/s Ethernet media-access control  
blocks offer Ethernet capability.  
LXT and SXT devices contain:  
Configurable Logic Blocks (CLBs), the basic logic  
elements for Xilinx® FPGAs, provide combinatorial and  
synchronous logic as well as distributed memory and  
SRL32 shift register capability. Virtex-5 FPGA CLBs  
are based on real 6-input look-up table technology and  
provide superior capabilities and performance  
compared to previous generations of programmable  
logic.  
RocketIO GTP transceivers capable of running up to  
3.75 Gb/s. Each GTP transceiver supports full-duplex,  
clock-and-data recovery.  
TXT and FXT devices contain:  
GTX transceivers capable of running up to 6.5 Gb/s.  
Each GTX transceiver supports full-duplex, clock-and-  
data recovery.  
Block RAM modules provide flexible 36 Kbit true dual-  
port RAM that are cascadable to form larger memory  
blocks. In addition, Virtex-5 FPGA block RAMs contain  
optional programmable FIFO logic for increased device  
utilization. Each block RAM can also be configured as  
two independent 18 Kbit true dual-port RAM blocks,  
providing memory granularity for designs needing  
smaller RAM blocks.  
FXT devices contain:  
Embedded IBM PowerPC 440 RISC CPUs. Each  
PowerPC 440 CPU is capable of running up to  
550 MHz. Each PowerPC 440 CPU also has an APU  
(Auxiliary Processor Unit) interface that supports  
hardware acceleration, and an integrated cross-bar for  
high data throughput.  
Cascadable embedded DSP48E slices with 25 x 18  
two’s complement multipliers and 48-bit  
adder/subtracter/accumulator provide massively  
parallel DSP algorithm support. In addition, each  
DSP48E slice can be used to perform bitwise logical  
functions.  
The general routing matrix (GRM) provides an array of  
routing switches between each internal component. Each  
programmable element is tied to a switch matrix, allowing  
multiple connections to the general routing matrix. The  
overall programmable interconnection is hierarchical and  
designed to support high-speed designs. In Virtex-5  
devices, the routing connections are optimized to support  
CLB interconnection in the fewest number of “hops.”  
Reducing hops greatly increases post place-and-route  
(PAR) design performance.  
Clock Management Tile (CMT) blocks provide the most  
flexible, highest-performance clocking for FPGAs. Each  
CMT contains two Digital Clock Manager (DCM) blocks  
(self-calibrating, fully digital), and one PLL block (self-  
calibrating, analog) for clock distribution delay  
compensation, clock multiplication/division, coarse-  
/fine-grained clock phase shifting, and input clock jitter  
filtering.  
All programmable elements, including the routing  
resources, are controlled by values stored in static storage  
elements. These values are loaded into the FPGA during  
configuration and can be reloaded to change the functions  
of the programmable elements.  
6
www.xilinx.com  
DS100 (v5.0) February 6, 2009  
Product Specification  

与XC5VFX130T相关器件

型号 品牌 描述 获取价格 数据表
XC5VFX130T-1FF1738C XILINX Field Programmable Gate Array, 11200 CLBs, 1098MHz, 131072-Cell, CMOS, PBGA1738, 42.50 X 4

获取价格

XC5VFX130T-1FF1738I XILINX Field Programmable Gate Array, 11200 CLBs, 1098MHz, 131072-Cell, CMOS, PBGA1738, 42.50 X 4

获取价格

XC5VFX130T-1FFG1738I XILINX 暂无描述

获取价格

XC5VFX130T-1FFV1738C XILINX Field Programmable Gate Array, 10240 CLBs, 13172-Cell, PBGA1738, BGA-1738

获取价格

XC5VFX130T-1FFV1738I XILINX Field Programmable Gate Array, 10240 CLBs, 13172-Cell, PBGA1738, BGA-1738

获取价格

XC5VFX130T-2FF1738C XILINX Field Programmable Gate Array, 11200 CLBs, 1265MHz, 131072-Cell, CMOS, PBGA1738, 42.50 X 4

获取价格