XC1701(5.0V) PDF预览

XC1701(5.0V)

更新时间: 2025-07-23 22:12:11
品牌 Logo 应用领域
赛灵思 - XILINX 可编程只读存储器
页数 文件大小 规格书
10页 73K
描述
Serial Configuration PROMs

XC1701(5.0V) 数据手册

 浏览型号XC1701(5.0V)的Datasheet PDF文件第2页浏览型号XC1701(5.0V)的Datasheet PDF文件第3页浏览型号XC1701(5.0V)的Datasheet PDF文件第4页浏览型号XC1701(5.0V)的Datasheet PDF文件第5页浏览型号XC1701(5.0V)的Datasheet PDF文件第6页浏览型号XC1701(5.0V)的Datasheet PDF文件第7页 
0
XC1701L (3.3V), XC1701 (5.0V) and  
XC17512L (3.3V)  
Serial Configuration PROMs  
0
5*  
December 10, 1997 (Version 1.1)  
Product Specification  
Features  
Description  
On-chip address counter, incremented by each rising  
edge on the clock input  
Simple interface to the FPGA; requires only one user  
I/O pin  
Cascadable for storing longer or multiple bitstreams  
Programmable reset polarity (active High or active Low)  
for compatibility with different FPGA solutions  
Supports XC4000EX/XL fast configuration mode (15.0  
MHz)  
Low-power CMOS Floating Gate process  
Available in 5 V and 3.3 V versions  
Available in compact plastic packages: 8-pin PDIP,  
20-pin SOIC, and 20-pin PLCC.  
The XC1701L, XC1701 and XC17512L serial configuration  
PROMs (SCPs) provide an easy-to-use, cost-effective  
method for storing Xilinx FPGA configuration bitstreams.  
When the FPGA is in master serial mode, it generates a  
configuration clock that drives the SCP. A short access time  
after the rising clock edge, data appears on the SCP DATA  
output pin that is connected to the FPGA DIN pin. The  
FPGA generates the appropriate number of clock pulses to  
complete the configuration. Once configured, it disables the  
SCP. When the FPGA is in slave mode, the SCP and the  
FPGA must both be clocked by an incoming signal.  
Multiple devices can be concatenated by using the CEO  
output to drive the CE input of the following device. The  
clock inputs and the DATA outputs of all SCPs in this chain  
are interconnected. All devices are compatible and can be  
cascaded with other members of the family.  
Programming support by leading programmer  
manufacturers.  
Design support using the Xilinx Alliance and  
Foundation series software packages.  
For device programming, either the Xilinx Alliance or Foun-  
dation series development system compiles the FPGA  
design file into a standard Hex format, which is then trans-  
ferred to the programmer.  
V
V
PP  
GND  
CC  
CEO  
CE  
RESET/  
OE or  
OE/  
RESET  
Address Counter  
CLK  
TC  
OE  
EPROM  
Cell  
Output  
DATA  
Matrix  
X3185  
Figure 1: Simplified Block Diagram (does not show programming circuit)  
December 10, 1997 (Version 1.1)  
5-1  

与XC1701(5.0V)相关器件

型号 品牌 获取价格 描述 数据表
XC1701-PC20I XILINX

获取价格

1MX1 CONFIGURATION MEMORY, PQCC20, PLASTIC, LCC-20
XC1701-PC20M XILINX

获取价格

Configuration Memory, 1MX1, 45ns, Parallel, CMOS, PQCC20, PLASTIC, LCC-20
XC1701-PD8C XILINX

获取价格

1MX1 CONFIGURATION MEMORY, PDIP8, PLASTIC, DIP-8
XC1701-PDG8C XILINX

获取价格

1MX1 CONFIGURATION MEMORY, 45ns, PDIP8, PLASTIC, DIP-8
XC1701-PDG8M XILINX

获取价格

Configuration Memory, 1MX1, 45ns, Parallel, CMOS, PDIP8, PLASTIC, DIP-8
XC1701-SO20C ROCHESTER

获取价格

1MX1 CONFIGURATION MEMORY, PDSO20, PLASTIC, SOIC-20
XC1701-SO20C XILINX

获取价格

1MX1 CONFIGURATION MEMORY, PDSO20, PLASTIC, SOIC-20
XC1701-SOG20C XILINX

获取价格

1M X 1 CONFIGURATION MEMORY, 45 ns, PDSO20, PLASTIC, SOIC-20
XC1701-SOG20I XILINX

获取价格

1MX1 CONFIGURATION MEMORY, 45ns, PDSO20, PLASTIC, SOIC-20
XC1701L XILINX

获取价格

Serial Configuration PROMs