5秒后页面跳转
SNJ54HC74W PDF预览

SNJ54HC74W

更新时间: 2024-11-01 21:54:51
品牌 Logo 应用领域
德州仪器 - TI 触发器
页数 文件大小 规格书
16页 530K
描述
DUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SNJ54HC74W 技术参数

是否无铅: 不含铅是否Rohs认证: 不符合
生命周期:Active零件包装代码:DFP
包装说明:DFP, FL14,.3针数:14
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:1.67
系列:HCJESD-30 代码:R-GDFP-F14
JESD-609代码:e0长度:9.21 mm
负载电容(CL):50 pF逻辑集成电路类型:D FLIP-FLOP
最大频率@ Nom-Sup:21000000 Hz最大I(ol):0.0052 A
位数:1功能数量:2
端子数量:14最高工作温度:125 °C
最低工作温度:-55 °C输出极性:COMPLEMENTARY
封装主体材料:CERAMIC, GLASS-SEALED封装代码:DFP
封装等效代码:FL14,.3封装形状:RECTANGULAR
封装形式:FLATPACK包装方法:TUBE
峰值回流温度(摄氏度):NOT SPECIFIED电源:2/6 V
最大电源电流(ICC):0.04 mA传播延迟(tpd):250 ns
认证状态:Not Qualified筛选级别:MIL-PRF-38535
座面最大高度:2.03 mm子类别:FF/Latches
最大供电电压 (Vsup):6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb)端子形式:FLAT
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:5.97 mm最小 fmax:25 MHz

SNJ54HC74W 数据手册

 浏览型号SNJ54HC74W的Datasheet PDF文件第2页浏览型号SNJ54HC74W的Datasheet PDF文件第3页浏览型号SNJ54HC74W的Datasheet PDF文件第4页浏览型号SNJ54HC74W的Datasheet PDF文件第5页浏览型号SNJ54HC74W的Datasheet PDF文件第6页浏览型号SNJ54HC74W的Datasheet PDF文件第7页 
SN54HC74, SN74HC74  
DUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS  
WITH CLEAR AND PRESET  
SCLS094D – DECEMBER 1982 – REVISED JULY 2003  
SN54HC74 . . . J OR W PACKAGE  
SN74HC74 . . . D, DB, N, NS, OR PW PACKAGE  
(TOP VIEW)  
Wide Operating Voltage Range of 2 V to 6 V  
Outputs Can Drive Up To 10 LSTTL Loads  
Low Power Consumption, 40-µA Max I  
CC  
1CLR  
1D  
V
CC  
2CLR  
1
2
3
4
5
6
7
14  
13  
Typical t = 15 ns  
pd  
±4-mA Output Drive at 5 V  
1CLK  
1PRE  
1Q  
12 2D  
Low Input Current of 1 µA Max  
11  
10  
9
2CLK  
2PRE  
2Q  
description/ordering information  
1Q  
8
The ’HC74 devices contain two independent  
D-type positive-edge-triggered flip-flops. A low  
levelatthepreset(PRE)orclear(CLR)inputssets  
or resets the outputs, regardless of the levels of  
the other inputs. When PRE and CLR are inactive  
(high), data at the data (D) input meeting the setup  
time requirements are transferred to the outputs  
on the positive-going edge of the clock (CLK)  
pulse. Clock triggering occurs at a voltage level  
and is not directly related to the rise time of CLK.  
Following the hold-time interval, data at the  
D input can be changed without affecting the  
levels at the outputs.  
GND  
2Q  
SN54HC74 . . . FK PACKAGE  
(TOP VIEW)  
3
2
1
20 19  
18  
2D  
1CLK  
NC  
4
5
6
7
8
NC  
17  
16  
2CLK  
1PRE  
NC  
15 NC  
14  
2PRE  
1Q  
9 10 11 12 13  
NC – No internal connection  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
PDIP – N  
SOIC – D  
Tube of 25  
Tube of 50  
Reel of 2500  
Reel of 250  
Reel of 2000  
Reel of 2000  
Tube of 90  
Reel of 2000  
Reel of 250  
Tube of 25  
Tube of 150  
Tube of 55  
SN74HC74N  
SN74HC74N  
SN74HC74D  
SN74HC74DR  
SN74HC74DT  
SN74HC74NSR  
SN74HC74DBR  
SN74HC74PW  
SN74HC74PWR  
SN74HC74PWT  
SNJ54HC74J  
HC74  
–40°C to 85°C  
SOP – NS  
HC74  
HC74  
SSOP – DB  
TSSOP – PW  
HC74  
CDIP – J  
CFP – W  
LCCC – FK  
SNJ54HC74J  
SNJ54HC74W  
SNJ54HC74FK  
–55°C to 125°C  
SNJ54HC74W  
SNJ54HC74FK  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are  
available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2003, Texas Instruments Incorporated  
On products compliant to MIL-PRF-38535, all parameters are tested  
unless otherwise noted. On all other products, production  
processing does not necessarily include testing of all parameters.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SNJ54HC74W 替代型号

型号 品牌 替代类型 描述 数据表
JM38510/65302BDA TI

完全替代

DUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
5962-8405601VDA TI

完全替代

DUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

与SNJ54HC74W相关器件

型号 品牌 获取价格 描述 数据表
SNJ54HC75J ETC

获取价格

2-Bit D-Type Latch
SNJ54HC75J-00 TI

获取价格

HC/UH SERIES, DUAL HIGH LEVEL TRIGGERED D LATCH, COMPLEMENTARY OUTPUT, CDIP16
SNJ54HC77J TI

获取价格

IC,LATCH,SINGLE,4-BIT,HC-CMOS,DIP,14PIN,CERAMIC
SNJ54HC77J-00 TI

获取价格

HC/UH SERIES, DUAL HIGH LEVEL TRIGGERED D LATCH, TRUE OUTPUT, CDIP14
SNJ54HC78J ROCHESTER

获取价格

J-K Flip-Flop
SNJ54HC78J TI

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,HC-CMOS,DIP,14PIN,CERAMIC
SNJ54HC78J-00 TI

获取价格

HC/UH SERIES, NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP14
SNJ54HC804FK TI

获取价格

HC/UH SERIES, HEX 2-INPUT NAND GATE, CQCC20
SNJ54HC804J ROCHESTER

获取价格

NAND Gate, HC/UH Series, 6-Func, 2-Input, CMOS, CDIP20
SNJ54HC805FK-00 TI

获取价格

HC/UH SERIES, HEX 2-INPUT NOR GATE, CQCC20