5秒后页面跳转
SN74F112NSRE4 PDF预览

SN74F112NSRE4

更新时间: 2024-11-30 15:52:11
品牌 Logo 应用领域
德州仪器 - TI 光电二极管逻辑集成电路触发器
页数 文件大小 规格书
13页 651K
描述
Dual J-K Negative-Edge-Triggered Flip-Flop With Clear And Preset 16-SO 0 to 70

SN74F112NSRE4 技术参数

是否Rohs认证:符合生命周期:Obsolete
零件包装代码:SOIC包装说明:GREEN, PLASTIC, SOP-16
针数:16Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.37
Is Samacsys:N系列:F/FAST
JESD-30 代码:R-PDSO-G16JESD-609代码:e4
长度:10.2 mm逻辑集成电路类型:J-K FLIP-FLOP
最大频率@ Nom-Sup:100000000 Hz最大I(ol):0.02 A
湿度敏感等级:1位数:2
功能数量:2端子数量:16
最高工作温度:70 °C最低工作温度:
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP16,.3
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:5 V最大电源电流(ICC):19 mA
传播延迟(tpd):7.5 ns认证状态:Not Qualified
座面最大高度:2 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:TTL温度等级:COMMERCIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:NEGATIVE EDGE
宽度:5.3 mm最小 fmax:100 MHz
Base Number Matches:1

SN74F112NSRE4 数据手册

 浏览型号SN74F112NSRE4的Datasheet PDF文件第2页浏览型号SN74F112NSRE4的Datasheet PDF文件第3页浏览型号SN74F112NSRE4的Datasheet PDF文件第4页浏览型号SN74F112NSRE4的Datasheet PDF文件第5页浏览型号SN74F112NSRE4的Datasheet PDF文件第6页浏览型号SN74F112NSRE4的Datasheet PDF文件第7页 
SN74F112  
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP  
WITH CLEAR AND PRESET  
SDFS048A – D2932, MARCH 1987 – REVISED OCTOBER 1993  
D OR N PACKAGE  
(TOP VIEW)  
Package Options Include Plastic  
Small-Outline Packages and Standard  
Plastic 300-mil DIPs  
V
1CLK  
1K  
1
2
3
4
5
6
7
8
16  
CC  
description  
15 1CLR  
14 2CLR  
1J  
The SN74F112 contains two independent J-K  
negative-edge-triggered flip-flops. A low level at  
the preset (PRE) or clear (CLR) inputs sets or  
resets the outputs regardless of the levels of the  
other inputs. When PRE and CLR are inactive  
(high), dataattheJandKinputsmeetingthesetup  
time requirements is transferred to the outputs on  
the negative-going edge of the clock pulse. Clock  
triggering occurs at a voltage level and is not  
directly related to the rise time of the clock pulse.  
Following the hold-time interval, data at the J and  
K inputs may be changed without affecting the  
levels at the outputs. The SN74F112 can perform  
as a toggle flip-flop by tying J and K high.  
13  
12  
11  
10  
9
2CLK  
2K  
1PRE  
1Q  
2J  
1Q  
2PRE  
2Q  
2Q  
GND  
The SN74F112 is characterized for operation from  
0°C to 70°C.  
FUNCTION TABLE  
INPUTS  
OUTPUTS  
PRE  
L
CLR  
H
CLK  
X
J
X
X
X
L
K
X
X
X
L
Q
H
L
Q
L
H
L
X
H
H
L
L
X
H
H
H
Q
Q
0
0
H
H
H
L
L
H
L
H
H
H
H
X
L
H
H
H
H
X
Toggle  
H
H
H
Q
Q
0
0
The output levels in this configuration are not guaranteed to  
meet the minimum levels for V . Furthermore, this  
OH  
configuration is nonstable; that is, it will not persist when  
either PRE or CLR returns to its inactive (high) level.  
Copyright 1993, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
2–1  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN74F112NSRE4相关器件

型号 品牌 获取价格 描述 数据表
SN74F113D ROCHESTER

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
SN74F113D-00 TI

获取价格

F/FAST SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14
SN74F113D3 ROCHESTER

获取价格

J-K Flip-Flop
SN74F113D3 TI

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,F-TTL,SOP,14PIN,PLASTIC
SN74F113DR TI

获取价格

F/FAST SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14
SN74F113N ROCHESTER

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
SN74F113N3 ROCHESTER

获取价格

J-K Flip-Flop
SN74F113N3 TI

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,F-TTL,DIP,14PIN,PLASTIC
SN74F114D ROCHESTER

获取价格

J-K Flip-Flop, F/FAST Series, 1-Func, Negative Edge Triggered, 2-Bit, Complementary Output
SN74F114D-00 TI

获取价格

F/FAST SERIES, NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14