生命周期: | Active | 包装说明: | DIP, DIP14,.3 |
Reach Compliance Code: | compliant | 风险等级: | 5.67 |
JESD-30 代码: | R-XDIP-T14 | 端子数量: | 14 |
最高工作温度: | 125 °C | 最低工作温度: | -55 °C |
封装主体材料: | CERAMIC | 封装代码: | DIP |
封装等效代码: | DIP14,.3 | 封装形状: | RECTANGULAR |
封装形式: | IN-LINE | 电源: | 5 V |
认证状态: | Not Qualified | 筛选级别: | MIL-STD-883 Class C |
子类别: | PLL or Frequency Synthesis Circuits | 标称供电电压 (Vsup): | 5 V |
表面贴装: | NO | 技术: | BIPOLAR |
温度等级: | MILITARY | 端子形式: | THROUGH-HOLE |
端子节距: | 2.54 mm | 端子位置: | DUAL |
Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
SE567FE | NXP |
获取价格 |
Tone decoder/phase-locked loop | |
SE567FE/883B | PHILIPS |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, CDIP8, | |
SE567FE/883C | NXP |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, CDIP8, | |
SE567FE-A | PHILIPS |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, CDIP8, | |
SE567FE-A | NXP |
获取价格 |
暂无描述 | |
SE567FE-B | NXP |
获取价格 |
暂无描述 | |
SE567FE-B | PHILIPS |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, CDIP8, | |
SE567FESIIA | PHILIPS |
获取价格 |
IC,PHASE-LOCKED LOOP,BIPOLAR,DIP,8PIN,CERAMIC | |
SE567FESIIB | NXP |
获取价格 |
IC,PHASE-LOCKED LOOP,BIPOLAR,DIP,8PIN,CERAMIC | |
SE567N | NXP |
获取价格 |
Tone decoder/phase-locked loop |