5秒后页面跳转
PEX8632-BB50BCF PDF预览

PEX8632-BB50BCF

更新时间: 2024-02-29 08:38:21
品牌 Logo 应用领域
PLX PC
页数 文件大小 规格书
4页 220K
描述
PCI Bus Controller, CMOS, PBGA676, 27 X 27 MM, LEAD FREE, FCBGA-676

PEX8632-BB50BCF 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Transferred零件包装代码:BGA
包装说明:BGA,针数:676
Reach Compliance Code:unknown风险等级:5.64
总线兼容性:I2CJESD-30 代码:S-PBGA-B676
端子数量:676封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装形状:SQUARE
封装形式:GRID ARRAY峰值回流温度(摄氏度):NOT SPECIFIED
表面贴装:YES技术:CMOS
端子形式:BALL端子位置:BOTTOM
处于峰值回流温度下的最长时间:NOT SPECIFIEDuPs/uCs/外围集成电路类型:BUS CONTROLLER, PCI
Base Number Matches:1

PEX8632-BB50BCF 数据手册

 浏览型号PEX8632-BB50BCF的Datasheet PDF文件第2页浏览型号PEX8632-BB50BCF的Datasheet PDF文件第3页浏览型号PEX8632-BB50BCF的Datasheet PDF文件第4页 
Version 1.0 2009  
PEX 8632  
PCIe Gen2, 5.0GT/s 32-lane, 12-port Switch  
Features  
ƒ PEX 8632 Vitals  
o 32-lane, 12-port PCIe Gen2 switch  
- Integrated 5.0 GT/s SerDes  
o 27 x 27mm2, 676-pin FCBGA package  
o Typical Power: 2.7 Watts  
The ExpressLaneTM PEX 8632 device offers PCI Express switching  
capability enabling users to add scalable high bandwidth, non-blocking  
interconnection to a wide variety of applications including servers,  
storage systems, and communications platforms. The PEX 8632 is  
well suited for fan-out, aggregation, and peer-to-peer applications.  
ƒ PEX 8632 Key Features  
o Standards Compliant  
- PCI Express Base Specification, r2.0  
(backwards compatible w/ PCIe r1.0a/1.1)  
- PCI Power Management Spec, r1.2  
- Microsoft Vista Compliant  
- Supports Access Control Services  
- Dynamic link-width control  
- Dynamic SerDes speed control  
o High Performance  
- Non-blocking switch fabric  
- Full line rate on all ports  
- Packet Cut-Thru with 160ns max packet  
latency (x8 to x8)  
- 2KB Max Payload Size  
High Performance & Low Packet Latency  
The PEX 8632 architecture supports packet cut-thru with a maximum  
latency of 160ns (x8 to x8). This, combined with large packet memory and  
non-blocking internal switch architecture, provides full line rate on all ports  
for performance-hungry applications such as servers and switch fabrics.  
The low latency enables applications to achieve high throughput and  
performance. In addition to low latency, the device supports a max payload  
size of 2048 bytes, enabling the user to achieve even higher throughput.  
- Read Pacing (bandwidth throttling)  
- Dual-Cast  
o Flexible Configuration  
Data Integrity  
The PEX 8632 provides end-to-end CRC (ECRC) protection and Poison bit  
support to enable designs that require end-to-end data integrity. PLX also  
supports data path parity and memory (RAM) error correction as packets  
pass through the switch.  
- Ports configurable as x1, x2, x4, x8, x16  
- Registers configurable with strapping  
pins, EEPROM, I2C, or host software  
- Lane and polarity reversal  
- Compatible with PCIe 1.0a PM  
o Dual-Host & Fail-Over Support  
- Configurable Non-Transparent port  
- Moveable upstream port  
Flexible Register & Port Configuration  
The PEX 8632’s 12 ports can be configured to lane widths of x1, x2, x4, x8,  
or x16. Flexible buffer allocation, along with the device's flexible packet  
flow control, maximizes throughput for applications where more traffic  
flows in the downstream, rather than upstream, direction. Any port can be  
designated as the upstream port, which can be changed dynamically. The  
PEX 8632 also provides  
- Crosslink port capability  
o Quality of Service (QoS)  
- Eight traffic classes per port  
- Weighted round-robin source  
port arbitration  
o Reliability, Availability, Serviceability  
- 3 Hot Plug Ports with native HP Signals  
- All ports hot plug capable thru I2C  
(Hot Plug Controller on every port)  
- ECRC and Poison bit support  
- Data Path parity  
- Memory (RAM) Error Correction  
- INTA# and FATAL_ERR# signals  
- Advanced Error Reporting  
- Port Status bits and GPIO available  
- Per port error diagnostics  
x4  
several ways to configure  
its registers. The device  
can be configured  
x8  
through strapping pins,  
PEX 8632  
PEX 8632  
I2C interface, host  
software, or an optional  
serial EEPROM. This  
allows for easy debug  
during the development  
phase, performance  
monitoring during the  
operation phase, and  
driver or software  
3 x4 8 x2  
x8  
2 x8 2 x4  
x16  
- Performance Monitoring  
Per port payload & header counters  
PEX 8632  
PEX 8632  
upgrade. Figure 1 shows  
some of the PEX 8632’s  
common port  
10 x2  
x8  
x8  
configurations.  
Figure 1. Common Port Configurations  

与PEX8632-BB50BCF相关器件

型号 品牌 描述 获取价格 数据表
PEX8632-BB50BIF PLX PCI Bus Controller, CMOS, PBGA676, 27 X 27 MM, FCBGA-676

获取价格

PEX8632-BB50RBCF PLX Micro Peripheral IC,

获取价格

PEX8636-AA50BCF PLX Micro Peripheral IC

获取价格

PEX8648 PLX PCIe Gen2, 5.0GT/s 48-lane, 12-port PCIe Switch

获取价格

PEX8648-AA50BC PLX 暂无描述

获取价格

PEX8648-AA50BCF PLX 暂无描述

获取价格