PCS3P625Z05B,
PCS3P625Z05C,
PCS3P625Z09B,
PCS3P625Z09C
Product Preview
http://onsemi.com
High Frequency
TIMINGꢀSAFEt Peak EMI
Reduction IC
Description
TSSOP−8
T SUFFIX
CASE 948AL
SOIC−8
S SUFFIX
CASE 751BD
PCS3P625Z05/09 is a versatile, 3.3 V Zero−delay buffer designed
to distribute high frequency Timing−Safe clocks with Peak EMI
reduction. PCS3P625Z05 is an eight−pin version, accepts one
reference input and drives out five low−skew Timing−Safe clocks.
PCS3P625Z09 accepts one reference input and drives out nine
low−skew Timing−Safe clocks.
PCS3P625Z05/09 has a DLY_CTRL for adjusting the Input−Output
clock delay, depending upon the value of capacitor connected at this
pin to GND.
PCS3P625Z05/09 operates from a 3.3 V supply and is available in
two different packages, as shown in the ordering information table,
over commercial and Industrial temperature range.
TSSOP−16
T SUFFIX
CASE 948AN
SOIC−16
S SUFFIX
CASE 751BG
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 13 of this data sheet.
Application
PCS3P625Z05/09 is targeted for use in Displays and memory
interface systems.
Features
• High Frequency Clock Distribution with Timing−Safe Peak EMI
Reduction
• Input Frequency Range: 100 MHz − 175 MHz
• Multiple Low Skew Timing−Safe Outputs:
PCS3P625Z05: 5 Outputs
PCS3P625Z09: 9 Outputs
• External Input−Output Delay Control Option
• Supply Voltage: 3.3 V 0.3 V
• Commercial and Industrial Temperature Range
• Packaging Information:
ASM3P625Z05: 8 pin SOIC, and TSSOP
ASM3P625Z09: 16 pin SOIC, and TSSOP
• True Drop−in Solution for Zero Delay Buffer, ASM5P2305A / 09A
• These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS
Compliant
This document contains information on a product under development. ON Semiconductor
reserves the right to change or discontinue this product without notice.
© Semiconductor Components Industries, LLC, 2011
1
Publication Order Number:
August, 2011 − Rev. P2
PCS3P625Z05/D