5秒后页面跳转
PCS3I623Z09BG-08-ST PDF预览

PCS3I623Z09BG-08-ST

更新时间: 2024-01-21 20:43:32
品牌 Logo 应用领域
PULSECORE 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
15页 1380K
描述
Clock Generator, 50MHz, CMOS, PDSO16, 0.150 INCH, GREEN, SOIC-16

PCS3I623Z09BG-08-ST 技术参数

生命周期:Obsolete包装说明:0.150 INCH, GREEN, SOIC-16
Reach Compliance Code:unknown风险等级:5.84
Is Samacsys:NJESD-30 代码:R-PDSO-G16
长度:9.9 mm端子数量:16
最高工作温度:85 °C最低工作温度:-40 °C
最大输出时钟频率:50 MHz封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE主时钟/晶体标称频率:50 MHz
认证状态:Not Qualified座面最大高度:1.75 mm
最大供电电压:3.6 V最小供电电压:3 V
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL宽度:3.9 mm
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHERBase Number Matches:1

PCS3I623Z09BG-08-ST 数据手册

 浏览型号PCS3I623Z09BG-08-ST的Datasheet PDF文件第2页浏览型号PCS3I623Z09BG-08-ST的Datasheet PDF文件第3页浏览型号PCS3I623Z09BG-08-ST的Datasheet PDF文件第4页浏览型号PCS3I623Z09BG-08-ST的Datasheet PDF文件第5页浏览型号PCS3I623Z09BG-08-ST的Datasheet PDF文件第6页浏览型号PCS3I623Z09BG-08-ST的Datasheet PDF文件第7页 
PCS3P623Z05A/B and PCS3P623Z09A/B  
Timing-Safe™ Peak EMI  
Reduction IC  
General Features  
Functional Description  
PCS3P623Z05/09 is a versatile, 3.3V Zero-delay buffer  
designed to distribute Timing-Safe™ clocks with Peak EMI  
reduction. PCS3P623Z05 is an eight-pin version, accepts  
one reference input and drives out five low-skew Timing-  
Safe™ clocks. PCS3P623Z09 accepts one reference input  
and drives out nine low-skew Timing-Safe™clocks.  
Clock distribution with Timing-Safe™ Peak EMI  
Reduction  
Input frequency range: 20MHz - 50MHz  
Multiple low skew Timing-safe™ Outputs:  
PCS3P623Z05: 5 Outputs  
PCS3P623Z09: 9 Outputs  
PCS3P623Z05/09 has a DLY_CTRL for adjusting the  
Input-Output clock delay, depending upon the value of  
capacitor connected at this pin to GND.  
External Input-Output Delay Control option  
Supply Voltage: 3.3V±0.3V  
Commercial and Industrial temperature range  
Packaging Information:  
PCS3P623Z05/09 operates from a 3.3V supply and is  
available in two different packages, as shown in the  
ordering information table, over commercial and Industrial  
temperature range.  
ASM3P623Z05: 8 pin SOIC, and TSSOP  
ASM3P623Z09:16 pin SOIC, and TSSOP  
True Drop-in Solution for Zero Delay Buffer,  
ASM5P2305A / 09A  
Application  
PCS3P623Z05/09 is targeted for use in Displays and  
memory interface systems.  
General Block Diagram  
DLY_CTRL  
PLL  
DLY_CTRL  
PLL  
MUX  
CLKIN  
CLKOUTA1  
CLKOUTA2  
CLKOUTA3  
CLKOUT1  
CLKOUT2  
CLKOUT3  
CLKIN  
CLKOUTA4  
CLKOUTB1  
PCS3P623Z05A/B  
CLKOUT4  
S2  
S1  
Select Input  
Decoding  
CLKOUTB2  
CLKOUTB3  
CLKOUTB4  
PCS3P623Z09A/B  
©2010 SCILLC. All rights reserved.  
January 2010 – Rev. 1  
Publication Order Number:  
PCS3P623Z05/D  

与PCS3I623Z09BG-08-ST相关器件

型号 品牌 描述 获取价格 数据表
PCS3I623Z0XYG-08-SR PULSECORE Timing-Safe™ Peak EMI reduction IC

获取价格

PCS3I623Z0XYG-08-ST PULSECORE Timing-Safe™ Peak EMI reduction IC

获取价格

PCS3I623Z0XYG-08-TR PULSECORE Timing-Safe™ Peak EMI reduction IC

获取价格

PCS3I623Z0XYG-16-SR PULSECORE Timing-Safe™ Peak EMI reduction IC

获取价格

PCS3I623Z0XYG-16-ST PULSECORE Timing-Safe™ Peak EMI reduction IC

获取价格

PCS3I623Z0XYG-16-TR PULSECORE Timing-Safe™ Peak EMI reduction IC

获取价格