5秒后页面跳转
OR3T125-6BC600 PDF预览

OR3T125-6BC600

更新时间: 2024-02-21 00:04:23
品牌 Logo 应用领域
莱迪思 - LATTICE 可编程逻辑
页数 文件大小 规格书
210页 3542K
描述
Field Programmable Gate Array, 6272-Cell, CMOS, PBGA600,

OR3T125-6BC600 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:BGA包装说明:BGA, BGA600,35X35,50
针数:600Reach Compliance Code:unknown
风险等级:5.88JESD-30 代码:S-PBGA-B600
JESD-609代码:e0输入次数:444
逻辑单元数量:6272输出次数:444
端子数量:600最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA600,35X35,50
封装形状:SQUARE封装形式:GRID ARRAY
电源:3.3 V可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY
认证状态:Not Qualified子类别:Field Programmable Gate Arrays
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:BALL
端子节距:1.27 mm端子位置:BOTTOM
Base Number Matches:1

OR3T125-6BC600 数据手册

 浏览型号OR3T125-6BC600的Datasheet PDF文件第1页浏览型号OR3T125-6BC600的Datasheet PDF文件第3页浏览型号OR3T125-6BC600的Datasheet PDF文件第4页浏览型号OR3T125-6BC600的Datasheet PDF文件第5页浏览型号OR3T125-6BC600的Datasheet PDF文件第6页浏览型号OR3T125-6BC600的Datasheet PDF文件第7页 
Data Sheet  
January 2002  
ispORCA Series 3C and 3T FPGAs  
Table of Contents  
Page Contents  
Contents  
Page  
Features ......................................................................1  
System-Level Features................................................6  
Description...................................................................7  
FPGA Overview ........................................................7  
PLC Logic ..................................................................7  
PIC Logic ...................................................................8  
System Features .......................................................8  
Routing ......................................................................8  
Configuration .............................................................8  
ORCA Foundry Development System ......................9  
Architecture .................................................................9  
Programmable Logic Cells ........................................11  
Programmable Function Unit ..................................11  
Look-Up Table Operating Modes ............................13  
Supplemental Logic and Interconnect Cell (SLIC) ..21  
PLC Latches/Flip-Flops ...........................................25  
PLC Routing Resources ..........................................27  
PLC Architectural Description .................................34  
Programmable Input/Output Cells .............................36  
5 V Tolerant I/O .......................................................37  
PCI Compliant I/O ...................................................37  
Inputs ......................................................................38  
Outputs ....................................................................41  
PIC Routing Resources ...........................................44  
PIC Architectural Description ..................................45  
High-Level Routing Resources..................................47  
Interquad Routing ....................................................47  
Programmable Corner Cell Routing ........................48  
PIC Interquad (MID) Routing ...................................49  
Clock Distribution Network ........................................50  
PFU Clock Sources .................................................50  
Clock Distribution in the PLC Array .........................51  
Clock Sources to the PLC Array .............................52  
Clocks in the PICs ...................................................52  
ExpressCLK Inputs .................................................53  
Selecting Clock Input Pins ......................................53  
Special Function Blocks ............................................54  
Single Function Blocks ............................................54  
Boundary Scan ........................................................57  
Microprocessor Interface (MPI) .................................64  
PowerPC System ....................................................65  
i960 System ............................................................66  
MPI Interface to FPGA ............................................67  
MPI Setup and Control ............................................68  
Programmable Clock Manager (PCM) ......................72  
PCM Registers ........................................................73  
Delay-Locked Loop (DLL) Mode .............................75  
Phase-Locked Loop (PLL) Mode ............................76  
PCM/FPGA Internal Interface .................................79  
PCM Operation .......................................................79  
PCM Detailed Programming ...................................80  
PCM Applications ....................................................83  
PCM Cautions ........................................................ 84  
FPGA States of Operation........................................ 85  
Initialization ............................................................. 85  
Configuration .......................................................... 86  
Start-Up .................................................................. 87  
Reconfiguration ...................................................... 88  
Partial Reconfiguration ........................................... 88  
Other Configuration Options ................................... 88  
Configuration Data Format ...................................... 89  
Using ORCA Foundry to Generate  
Configuration RAM Data ....................................... 89  
Configuration Data Frame ...................................... 89  
Bit Stream Error Checking ...................................... 91  
FPGA Configuration Modes...................................... 92  
Master Parallel Mode ............................................. 92  
Master Serial Mode ................................................ 93  
Asynchronous Peripheral Mode ............................. 94  
Microprocessor Interface (MPI) Mode .................... 94  
Slave Serial Mode .................................................. 97  
Slave Parallel Mode ............................................... 97  
Daisy-Chaining ....................................................... 98  
Daisy-Chaining with Boundary Scan ...................... 99  
Absolute Maximum Ratings.................................... 100  
Recommended Operating Conditions .................. 100  
Electrical Characteristics ........................................ 101  
Timing Characteristics............................................ 103  
Description ........................................................... 103  
PFU Timing ......................................................... 104  
PLC Timing ........................................................... 111  
SLIC Timing .......................................................... 111  
PIO Timing ........................................................... 112  
Special Function Blocks Timing ........................... 115  
Clock Timing ......................................................... 123  
Configuration Timing ............................................ 133  
Readback Timing ................................................. 142  
Input/Output Buffer Measurement Conditions ........ 143  
Output Buffer Characteristics ................................. 144  
OR3Cxx ................................................................ 144  
OR3Txxx .............................................................. 145  
Estimating Power Dissipation................................. 146  
OR3Cxx ................................................................ 146  
OR3Txxx (Preliminary Information) ...................... 147  
Pin Information ....................................................... 149  
Pin Descriptions ................................................... 149  
Package Compatibility .......................................... 153  
Compatibility with OR2C/TxxA Series .................. 154  
Package Thermal Characteristics........................... 194  
ΘJA ....................................................................... 194  
ψ
JC ...................................................................... 194  
ΘJC ...................................................................... 194  
ΘJB ...................................................................... 194  
FPGA Maximum Junction Temperature ............... 195  
Lattice Semiconductor  
2

与OR3T125-6BC600相关器件

型号 品牌 描述 获取价格 数据表
OR3T1256BC600-DB LATTICE Field Programmable Gate Array, 784 CLBs, 186000 Gates, 6272-Cell, CMOS, PBGA600, PLASTIC,

获取价格

OR3T125-6BC600I AGERE 3C and 3T Field-Programmable Gate Arrays

获取价格

OR3T1256BCN432-DB LATTICE Field Programmable Gate Array, 784 CLBs, 186000 Gates, PBGA432, PLASTIC, EBGA-432

获取价格

OR3T1256BCN432I-DB LATTICE Field Programmable Gate Array, 784 CLBs, 186000 Gates, PBGA432, PLASTIC, EBGA-432

获取价格

OR3T125-6PS208 AGERE 3C and 3T Field-Programmable Gate Arrays

获取价格

OR3T125-6PS208-DB LATTICE Field Programmable Gate Array, 784 CLBs, 186000 Gates, 80MHz, 6272-Cell, CMOS, PQFP208, PL

获取价格