5秒后页面跳转
JM38510/30608B2A PDF预览

JM38510/30608B2A

更新时间: 2024-11-26 21:54:11
品牌 Logo 应用领域
德州仪器 - TI 移位寄存器触发器逻辑集成电路
页数 文件大小 规格书
13页 199K
描述
PARALLEL-LOAD 8-BIT SHIFT REGISTERS

JM38510/30608B2A 技术参数

生命周期:Active零件包装代码:QLCC
包装说明:LCC-20针数:20
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
Factory Lead Time:6 weeks风险等级:5.22
Is Samacsys:N其他特性:SISO OPERATION ALSO AVAILABLE
计数方向:RIGHT系列:LS
JESD-30 代码:S-CQCC-N20长度:8.89 mm
负载电容(CL):15 pF逻辑集成电路类型:PARALLEL IN SERIAL OUT
最大频率@ Nom-Sup:25000000 Hz最大I(ol):0.008 A
位数:8功能数量:1
端子数量:20最高工作温度:125 °C
最低工作温度:-55 °C输出极性:COMPLEMENTARY
封装主体材料:CERAMIC, METAL-SEALED COFIRED封装代码:QCCN
封装形状:SQUARE封装形式:CHIP CARRIER
包装方法:TUBE峰值回流温度(摄氏度):NOT SPECIFIED
最大电源电流(ICC):30 mAProp。Delay @ Nom-Sup:25 ns
传播延迟(tpd):25 ns认证状态:Not Qualified
施密特触发器:No筛选级别:MIL-M-38510 Class B
座面最大高度:2.03 mm最大供电电压 (Vsup):5.25 V
最小供电电压 (Vsup):4.75 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:TTL
温度等级:MILITARY端子形式:NO LEAD
端子节距:1.27 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:8.89 mm最小 fmax:25 MHz
Base Number Matches:1

JM38510/30608B2A 数据手册

 浏览型号JM38510/30608B2A的Datasheet PDF文件第2页浏览型号JM38510/30608B2A的Datasheet PDF文件第3页浏览型号JM38510/30608B2A的Datasheet PDF文件第4页浏览型号JM38510/30608B2A的Datasheet PDF文件第5页浏览型号JM38510/30608B2A的Datasheet PDF文件第6页浏览型号JM38510/30608B2A的Datasheet PDF文件第7页 
SN54165, SN54LS165A, SN74165, SN74LS165A  
PARALLEL-LOAD 8-BIT SHIFT REGISTERS  
The SN54165 and SN74165 devices  
are obsolete and are no longer supplied.  
SDLS062D – OCTOBER 1976 – REVISED FEBRUARY 2002  
SN54165, SN54LS165A . . . J OR W PACKAGE  
SN74165 . . . N PACKAGE  
Complementary Outputs  
Direct Overriding Load (Data) Inputs  
Gated Clock Inputs  
SN74LS165A . . . D, N, OR NS PACKAGE  
(TOP VIEW)  
Parallel-to-Serial Data Conversion  
SH/LD  
CLK  
E
V
CC  
CLK INH  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
TYPICAL MAXIMUM  
CLOCK FREQUENCY POWER DISSIPATION  
TYPICAL  
TYPE  
’165  
D
C
B
A
26 MHz  
35 MHz  
210 mW  
90 mW  
F
G
H
’LS165A  
description  
Q
SER  
H
GND  
Q
H
The ’165 and ’LS165A are 8-bit serial shift  
registers that shift the data in the direction of Q  
A
toward Q when clocked. Parallel-in access to  
H
SN54LS165A . . . FK PACKAGE  
(TOP VIEW)  
each stage is made available by eight individual,  
direct data inputs that are enabled by a low level  
at the shift/load (SH/LD) input. These registers  
also feature gated clock (CLK) inputs and  
complementary outputs from the eighth bit. All  
inputs  
are  
diode-clamped  
to minimize  
3
2
1
20 19  
18  
transmission-line effects, thereby simplifying  
system design.  
4
5
6
7
8
D
C
NC  
B
A
E
F
NC  
G
17  
16  
15  
14  
Clocking is accomplished through a two-input  
positive-NOR gate, permitting one input to be  
used as a clock-inhibit function. Holding either of  
the clock inputs high inhibits clocking, and holding  
either clock input low with SH/LD high enables the  
other clock input. Clock inhibit (CLK INH) should  
be changed to the high level only while CLK is  
high. Parallel loading is inhibited as long asSH/LD  
is high. Data at the parallel inputs are loaded  
directly into the register while SH/LD is low,  
independently of the levels of CLK, CLK INH, or  
serial (SER) inputs.  
H
9 10 11 12 13  
NC – No internal connection  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2002, Texas Instruments Incorporated  
On products compliant to MIL-PRF-38535, all parameters are tested  
unless otherwise noted. On all other products, production  
processing does not necessarily include testing of all parameters.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

JM38510/30608B2A 替代型号

型号 品牌 替代类型 描述 数据表
SNJ54LS165AFK TI

完全替代

PARALLEL-LOAD 8-BIT SHIFT REGISTERS

与JM38510/30608B2A相关器件

型号 品牌 获取价格 描述 数据表
JM38510/30608BEA TI

获取价格

PARALLEL-LOAD 8-BIT SHIFT REGISTERS
JM38510/30608BFA TI

获取价格

PARALLEL-LOAD 8-BIT SHIFT REGISTERS
JM38510/30609B2A TI

获取价格

PARALLEL-LOAD 8-BIT SHIFT REGISTERS
JM38510/30609BEA TI

获取价格

PARALLEL-LOAD 8-BIT SHIFT REGISTERS
JM38510/30609BFA TI

获取价格

PARALLEL-LOAD 8-BIT SHIFT REGISTERS
JM38510/30701B2A TI

获取价格

3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS
JM38510/30701BEA TI

获取价格

3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS
JM38510/30701BFA TI

获取价格

3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS
JM38510/30701SEA TI

获取价格

3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS
JM38510/30701SFA TI

获取价格

3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS