5秒后页面跳转
IDT5T2010BBI PDF预览

IDT5T2010BBI

更新时间: 2024-01-03 09:35:36
品牌 Logo 应用领域
艾迪悌 - IDT 时钟驱动器逻辑集成电路
页数 文件大小 规格书
23页 157K
描述
2.5V ZERO DELAY PLL CLOCK DRIVER TERACLOCK

IDT5T2010BBI 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFN
包装说明:HVQCCN, LCC68,.4SQ,20针数:68
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
风险等级:5.85Is Samacsys:N
系列:5T输入调节:DIFFERENTIAL MUX
JESD-30 代码:S-PQCC-N68JESD-609代码:e0
长度:10 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
最大I(ol):0.008 A湿度敏感等级:3
功能数量:1反相输出次数:
端子数量:68实输出次数:10
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:HVQCCN封装等效代码:LCC68,.4SQ,20
封装形状:SQUARE封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度):240电源:1.5/2.5,2.5 V
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.1 ns
座面最大高度:1 mm子类别:Clock Driver
最大供电电压 (Vsup):2.7 V最小供电电压 (Vsup):2.3 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:20
宽度:10 mm最小 fmax:250 MHz
Base Number Matches:1

IDT5T2010BBI 数据手册

 浏览型号IDT5T2010BBI的Datasheet PDF文件第6页浏览型号IDT5T2010BBI的Datasheet PDF文件第7页浏览型号IDT5T2010BBI的Datasheet PDF文件第8页浏览型号IDT5T2010BBI的Datasheet PDF文件第10页浏览型号IDT5T2010BBI的Datasheet PDF文件第11页浏览型号IDT5T2010BBI的Datasheet PDF文件第12页 
IDT5T2010  
INDUSTRIALTEMPERATURERANGE  
2.5VZERODELAYPLLCLOCKDRIVER TERACLOCK  
DIFFERENTIAL INPUT AC TEST CONDITIONS FOR HSTL  
Symbol  
VDIF  
Parameter  
Value  
Units  
V
InputSignalSwing(1)  
1
VX  
DifferentialInputSignalCrossingPoint(2)  
InputTimingMeasurementReferenceLevel(3)  
InputSignalEdgeRate(4)  
750  
mV  
V
VTHI  
CrossingPoint  
1
tR, tF  
V/ns  
NOTES:  
1. The 1V peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC)  
specification under actual use conditions.  
2. A 750mV crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VX specification under  
actual use conditions.  
3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.  
4. The input signal edge rate of 1V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.  
DCELECTRICALCHARACTERISTICSOVEROPERATINGRANGEFOReHSTL(1)  
Symbol  
Parameter  
Test Conditions  
Min.  
Typ.(7)  
Max  
Unit  
InputCharacteristics  
IIH  
IIL  
Input HIGH Current  
VDD = 2.7V  
VDD = 2.7V  
VI = VDDQ/GND  
VI = GND/VDDQ  
±5  
±5  
µA  
InputLOWCurrent  
VIK  
ClampDiodeVoltage  
VDD = 2.3V, IIN = -18mA  
- 0.7  
- 1.2  
+3.6  
V
VIN  
VDIF  
VCM  
VIH  
VIL  
DCInputVoltage  
- 0.3  
0.2  
V
DCDifferentialVoltage(2,8)  
DC Common Mode Input Voltage(3,8)  
DC Input HIGH(4,5,8)  
DC Input LOW(4,6,8)  
Single-EndedReferenceVoltage(4,8)  
V
800  
900  
900  
1000  
mV  
mV  
mV  
mV  
VREF + 100  
VREF - 100  
VREF  
OutputCharacteristics  
VOH  
VOL  
VOX  
Output HIGH Voltage  
IOH = -8mA  
IOH = -100µA  
IOL = 8mA  
VDDQ - 0.4  
VDDQ - 0.1  
V
V
0.4  
OutputLOWVoltage  
V
IOL = 100µA  
0.1  
V
FB/FB Output Crossing Point  
VDDQ/2 - 150  
VDDQ/2  
VDDQ/2 + 150  
mV  
NOTES:  
1. See RECOMMENDED OPERATING RANGE table.  
2. VDIF specifies the minimum input differential voltage (VTR - VCP) required for switching where VTR is the "true" input level and VCP is the "complement" input level. Differential mode  
only. The DC differential voltage must be maintained to guarantee retaining the existing HIGH or LOW input. The AC differential voltage must be achieved to guarantee switching  
to a new state.  
3. VCM specifies the maximum allowable range of (VTR + VCP) /2. Differential mode only.  
4. For single-ended operation, in a differential mode, REF[1:0]/VREF[1:0] is tied to the DC voltage VREF[1:0].  
5. Voltage required to maintain a logic HIGH, single-ended operation in differential mode.  
6. Voltage required to maintain a logic LOW, single-ended operation in differential mode.  
7. Typical values are at VDD = 2.5V, VDDQ = 1.8V, +25°C ambient.  
8. The reference clock input is capable of HSTL, eHSTL, LVEPECL, 1.8V or 2.5V LVTTL operation independent of the device output. (See Input/Output Selection table.)  
9

与IDT5T2010BBI相关器件

型号 品牌 描述 获取价格 数据表
IDT5T2010BBI8 IDT PLL Based Clock Driver, 5T Series, 10 True Output(s), 0 Inverted Output(s), PBGA144, PLAST

获取价格

IDT5T2010NLGI IDT 2.5V ZERO DELAY PLL CLOCK DRIVER TERACLOCK?

获取价格

IDT5T2010NLGI8 IDT PLL Based Clock Driver, 5T Series, 10 True Output(s), 0 Inverted Output(s), PQCC68, PLASTI

获取价格

IDT5T2010NLI IDT 2.5V ZERO DELAY PLL CLOCK DRIVER TERACLOCK

获取价格

IDT5T2110 IDT 2.5V ZERO DELAY PLL DIFFERENTIAL CLOCK DRIVER TERACLOCK

获取价格

IDT5T2110_2 IDT 2.5V ZERO DELAY PLL DIFFERENTIAL CLOCK DRIVER TERACLOCK?

获取价格