5秒后页面跳转
ICS280GI-XX PDF预览

ICS280GI-XX

更新时间: 2024-02-29 17:25:19
品牌 Logo 应用领域
艾迪悌 - IDT 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
10页 219K
描述
Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, TSSOP-16

ICS280GI-XX 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:TSSOP包装说明:TSSOP,
针数:16Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.23JESD-30 代码:R-PDSO-G16
JESD-609代码:e0长度:5 mm
湿度敏感等级:1端子数量:16
最高工作温度:85 °C最低工作温度:-40 °C
最大输出时钟频率:200 MHz封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):240
主时钟/晶体标称频率:166 MHz认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压:3.465 V
最小供电电压:3.135 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:TIN LEAD
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:20
宽度:4.4 mmuPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHER
Base Number Matches:1

ICS280GI-XX 数据手册

 浏览型号ICS280GI-XX的Datasheet PDF文件第1页浏览型号ICS280GI-XX的Datasheet PDF文件第2页浏览型号ICS280GI-XX的Datasheet PDF文件第4页浏览型号ICS280GI-XX的Datasheet PDF文件第5页浏览型号ICS280GI-XX的Datasheet PDF文件第6页浏览型号ICS280GI-XX的Datasheet PDF文件第7页 
ICS280  
TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER  
EPROM CLOCK SYNTHESIZER  
The ICS280 also provides separate output divide values,  
from 2 through 63, to allow the two output clock banks to  
support widely differing frequency values from the same  
PLL.  
External Components  
The ICS280 requires a minimum number of external  
components for proper operation.  
Each output frequency can be represented as:  
Series Termination Resistor  
Clock output traces over one inch should use series  
termination. To series terminate a 50trace (a commonly  
used trace impedance), place a 33resistor in series with  
the clock line, as close to the clock output pin as possible.  
The nominal impedance of the clock output is 20.  
M
N
----  
OutputFreq = REFFreq ⋅  
Output Drive Control  
Decoupling Capacitors  
The ICS270 has two output drive settings. Low drive should  
be selected when outputs are less than 100 MHz. High drive  
should be selected when outputs are greater than 100 MHz.  
(Consult the AC Electrical Characteristics for output rise and  
fall times for each drive option.)  
As with any high-performance mixed-signal IC, the ICS280  
must be isolated from system power supply noise to perform  
optimally.  
Decoupling capacitors of 0.01µF must be connected  
between each VDD and the PCB ground plane. For  
optimum device performance, the decoupling capacitor  
should be mounted on the component side of the PCB.  
Avoid the use of vias on the decoupling circuit.  
ICS VersaClock Software  
ICS applies years of PLL optimization experience into a user  
friendly software that accepts the user’s target reference  
clock and output frequencies and generates the lowest jitter,  
lowest power configuration, with only a press of a button.  
The user does not need to have prior PLL experience or  
determine the optimal VCO frequency to support multiple  
output frequencies.  
Crystal Load Capacitors  
The device crystal connections should include pads for  
small capacitors from X1 to ground and from X2 to ground.  
These capacitors are used to adjust the stray capacitance of  
the board to match the nominally required crystal load  
capacitance. Because load capacitance can only be  
increased in this trimming process, it is important to keep  
stray capacitance to a minimum by using very short PCB  
traces (and no vias) been the crystal and device. Crystal  
capacitors must be connected from each of the pins X1 and  
X2 to ground.  
VersaClock software quickly evaluates accessible VCO  
frequencies with available output divide values and provides  
an easy to understand, bar code rating for the target output  
frequencies. The user may evaluate output accuracy,  
performance trade-off scenarios in seconds.  
Spread Spectrum Modulation  
The value (in pF) of these crystal caps should equal (C -6  
The ICS280 utilizes frequency modulation (FM) to distribute  
energy over a range of frequencies. By modulating the  
output clock frequencies, the device effectively lowers  
energy across a broader range of frequencies; thus,  
lowering a system’s electromagnetic interference (EMI). The  
modulation rate is the time from transitioning from a  
minimum frequency to a maximum frequency and then back  
to the minimum.  
L
pF)*2. In this equation, C = crystal load capacitance in pF.  
L
Example: For a crystal with a 16 pF load capacitance, each  
crystal capacitor would be 20 pF [(16-6) x 2] = 20.  
ICS280 Configuration Capabilities  
The architecture of the ICS280 allows the user to easily  
configure the device to a wide range of output frequencies,  
for a given input reference frequency.  
Spread Spectrum Modulation can be applied as either  
“center spread” or “down spread”. During center spread  
modulation, the deviation from the target frequency is equal  
in the positive and negative directions. The effective  
average frequency is equal to the target frequency. In  
The frequency multiplier PLL provides a high degree of  
precision. The M/N values (the multiplier/divide values  
available to generate the target VCO frequency) can be set  
within the range of M = 1 to 1024 and N = 1 to 32,895.  
IDT™ / ICS™ TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER 3  
ICS280  
REV D 061306  

与ICS280GI-XX相关器件

型号 品牌 描述 获取价格 数据表
ICS280GI-XXT IDT Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, TSSOP-16

获取价格

ICS280G-XX IDT Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, TSSOP-16

获取价格

ICS280G-XXT IDT Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, TSSOP-16

获取价格

ICS280PG IDT Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, TSSOP-16

获取价格

ICS280PG ICSI Package Outline and Package Dimensions (16-pin TSSOP,173 Mil. Body)

获取价格

ICS280PGI ICSI Package Outline and Package Dimensions (16-pin TSSOP,173 Mil. Body)

获取价格