5秒后页面跳转
GS84036GB-100T PDF预览

GS84036GB-100T

更新时间: 2024-11-24 06:57:31
品牌 Logo 应用领域
GSI 静态存储器
页数 文件大小 规格书
31页 627K
描述
Cache SRAM, 128KX36, 12ns, CMOS, PBGA119, BGA-119

GS84036GB-100T 数据手册

 浏览型号GS84036GB-100T的Datasheet PDF文件第2页浏览型号GS84036GB-100T的Datasheet PDF文件第3页浏览型号GS84036GB-100T的Datasheet PDF文件第4页浏览型号GS84036GB-100T的Datasheet PDF文件第5页浏览型号GS84036GB-100T的Datasheet PDF文件第6页浏览型号GS84036GB-100T的Datasheet PDF文件第7页 
GS84018/32/36T/B-180/166/150/100  
180Mhz - 100Mhz  
TQFP, BGA  
Commercial Temp  
Industrial Temp  
256K x 18, 128K x 32, 128K x 36  
3.3V VDD  
4Mb Sync Burst SRAMs  
3.3V & 2.5V I/O  
be used. New addresses can be loaded on every cycle with no  
degradation of chip performance.  
Features  
• FT pin for user configurable flow through or pipelined operation.  
• Single Cycle Deselect (SCD) Operation.  
Flow Through / Pipeline Reads  
The function of the Data Output register can be controlled by the user  
via the FT mode pin/bump (pin 14 in the TQFP and bump 5R in the  
BGA, ) . Holding the FT mode pin/bump low places the RAM in Flow  
through mode, causing output data to bypass the Data Output  
Register. Holding FT high places the RAM in Pipelined Mode,  
activating the rising edge triggered Data Output Register.  
• 3.3V +10%/-5% Core power supply  
• 2.5V or 3.3V I/O supply.  
• LBO pin for linear or interleaved burst mode.  
• Internal input resistors on mode pins allow floating mode pins.  
• Default to Interleaved Pipelined Mode.  
• Byte write (BW) and/or global write (GW) operation.  
• Common data inputs and data outputs.  
• Clock Control, registered, address, data, and control.  
• Internal Self-Timed Write cycle.  
• Automatic power-down for portable applications.  
• JEDEC standard 100-lead TQFP or 119 Bump BGA package.  
SCD Pipelined Reads  
The GS84018/32/36 is an SCD (Single Cycle Deselect) pipelined  
synchronous SRAM. DCD (Dual Cycle Deselect) versions are also  
available.SCD SRAMs pipeline deselect commands one stage less  
than read commands. SCD RAMs begin turning off their outputs  
immediately after the deselect command has been captured in the  
input registers.  
-180  
-166  
-150  
-100  
tCycle 5.5ns  
6.0ns  
3.5ns  
6.6ns  
3.8ns  
10ns  
4.5ns  
Byte Write and Global Write  
Pipeline  
3-1-1-1  
tKQ  
IDD  
3.2ns  
Byte write operation is performed by using byte write enable (BW)  
input combined with one or more individual byte write signals (Bx). In  
addition, Global Write (GW) is available for writing all bytes at one  
time, regardless of the Byte Write control inputs.  
330mA 310mA 275mA 190mA  
tKQ  
tCycle  
IDD  
8ns  
10ns  
8.5ns  
10ns  
10ns  
10ns  
12ns  
15ns  
Flow Through  
2-1-1-1  
190mA 190mA 190mA 140mA  
Sleep Mode  
Low power (Sleep mode) is attained through the assertion (High) of  
the ZZ signal, or by stopping the clock (CK). Memory data is retained  
during Sleep mode.  
Functional Description  
Core and Interface Voltages  
Applications  
The GS84018/32/36 operates on a 3.3V power supply and all inputs/  
outputs are 3.3V and 2.5V compatible. Separate output power (VDDQ)  
pins are used to de-couple output noise from the internal circuit.  
The GS84018/32/36 is a 4,718,592 bit (4,194,304 bit for x32 version)  
high performance synchronous SRAM with a 2 bit burst address  
counter. Although of a type originally developed for Level 2 Cache  
applications supporting high performance CPU’s, the device now  
finds application in synchronous SRAM applications ranging from  
DSP main store to networking chip set support. The GS84018/32/36  
is available in a JEDEC standard 100-lead TQFP or 119 Bump BGA  
package.  
Controls  
Addresses, data I/O’s, chip enables (E1, E2, E3), address burst control  
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW, GW) are  
synchronous and are controlled by a positive edge triggered clock  
input (CK). Output enable (G) and power down control (ZZ) are  
asynchronous inputs. Burst cycles can be initiated with either ADSP  
or ADSC inputs. In Burst mode, subsequent burst addresses are  
generated internally and are controlled by ADV. The burst address  
counter may be configured to count in either linear or interleave order  
with the Linear Burst Order (LBO) input. The Burst function need not  
Rev: 2.05 6/2000  
1/31  
© 1999, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  

与GS84036GB-100T相关器件

型号 品牌 获取价格 描述 数据表
GS84036GB-166 GSI

获取价格

Cache SRAM, 128KX36, 8.5ns, CMOS, PBGA119, BGA-119
GS84036GB-166I GSI

获取价格

Cache SRAM, 128KX36, 8.5ns, CMOS, PBGA119, BGA-119
GS84036GB-166IT GSI

获取价格

Cache SRAM, 128KX36, 8.5ns, CMOS, PBGA119, BGA-119
GS84036GB-166T GSI

获取价格

Cache SRAM, 128KX36, 8.5ns, CMOS, PBGA119, BGA-119
GS84036GB-180 GSI

获取价格

Cache SRAM, 128KX36, 8ns, CMOS, PBGA119, BGA-119
GS84036GB-180I GSI

获取价格

Cache SRAM, 128KX36, 8ns, CMOS, PBGA119, BGA-119
GS84036GB-180IT GSI

获取价格

Cache SRAM, 128KX36, 8ns, CMOS, PBGA119, BGA-119
GS84036GB-180T GSI

获取价格

Cache SRAM, 128KX36, 8ns, CMOS, PBGA119, BGA-119
GS84036GT-100 GSI

获取价格

Cache SRAM, 128KX36, 12ns, CMOS, PQFP100, TQFP-100
GS84036GT-100T GSI

获取价格

Cache SRAM, 128KX36, 12ns, CMOS, PQFP100, TQFP-100