5秒后页面跳转
FS6370-01-XTD PDF预览

FS6370-01-XTD

更新时间: 2024-02-07 02:57:10
品牌 Logo 应用领域
安森美 - ONSEMI 时钟发生器光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器
页数 文件大小 规格书
28页 591K
描述
暂无描述

FS6370-01-XTD 数据手册

 浏览型号FS6370-01-XTD的Datasheet PDF文件第1页浏览型号FS6370-01-XTD的Datasheet PDF文件第2页浏览型号FS6370-01-XTD的Datasheet PDF文件第3页浏览型号FS6370-01-XTD的Datasheet PDF文件第5页浏览型号FS6370-01-XTD的Datasheet PDF文件第6页浏览型号FS6370-01-XTD的Datasheet PDF文件第7页 
FS6370  
achieve a desired input-frequency-to-output-frequency ratio without making both the reference and feedback divider values  
comparatively large. Generally, very large values are undesirable as they degrade the bandwidth of the PLL, increasing phase jitter and  
acquisition time.  
To understand the operation of the feedback divider, refer to Figure 4. The M-counter (with a modulus always equal to M) is cascaded  
with the dual-modulus pre-scaler. The A-counter controls the modulus of the pres-caler. If the value programmed into the A-counter is  
A, the pre-scaler will be set to divide by N+1 for A pre-scaler outputs. Thereafter, the prescaler divides by N until the M-counter output  
resets the A-counter, and the cycle begins again. Note that N=8, and A and M are binary numbers.  
Figure 4: Feedback Divider  
Suppose that the A-counter is programmed to zero. The modulus of the pre-scaler will always be fixed at N; and the entire modulus of  
the feedback divider becomes MxN.  
Next, suppose that the A-counter is programmed to a one. This causes the pre-scaler to switch to a divide-by-N+1 for its first divide  
cycle and then revert to a divide-by-N. In effect, the A-counter absorbs (or "swallows") one extra clock during the entire cycle of the  
feedback divider. The overall modulus is now seen to be equal to MxN+1.  
This example can be extended to show that the feedback divider modulus is equal to MxN+A, where A<M.  
3.1.3. Feedback Divider Programming  
For proper operation of the feedback divider, the A-counter must be programmed only for values that are less than or equal to the M-  
counter. Therefore, not all divider moduli below 56 are available for use. This is shown in Table 2.  
Above a modulus of 56, the feedback divider can be programmed to any value up to 2047.  
Table 2: Feedback Divider Modulus Under 56  
M-Counter:  
A-Counter: FBKDIV[2:0]  
FBKDIV[10:3]  
000  
8
001  
9
010  
-
011  
-
-
27  
35  
43  
51  
59  
100  
-
-
101  
-
-
-
-
45  
53  
61  
110  
-
-
-
-
-
54  
62  
111  
-
-
-
-
-
-
63  
00000001  
00000010  
00000011  
00000100  
00000101  
00000110  
00000111  
16  
24  
32  
40  
48  
56  
17  
25  
33  
41  
49  
57  
18  
26  
34  
42  
50  
58  
-
36  
44  
52  
60  
Feedback Divider Modulus  
3.2 Post Divider Muxes  
As shown in Figure 2, a mux in front of each post divider stage can select from any one of the three PLL frequencies or the reference  
frequency. The mux selection is controlled by bits in the EEPROM or the control registers.  
The input frequency on two of the four multiplexers (muxes C and D in Figure 2) can be altered without reprogramming by a logic-level  
input on the SEL_CD pin.  
Rev. 3 | Page 4 of 28 | www.onsemi.com  
 
 

与FS6370-01-XTD相关器件

型号 品牌 描述 获取价格 数据表
FS6370-01-XTP AMI Clock Generator, CMOS, PDSO16,

获取价格

FS6377 ONSEMI Programmable 3-PLL Clock Generator IC

获取价格

FS6377-01 AMI Programmable 3-PLL Clock Generator IC

获取价格

FS6377-01G AMI Programmable 3-PLL Clock Generator IC

获取价格

FS6377-01G-XTD ONSEMI Programmable 3-PLL Clock Generator IC

获取价格

FS6377-01G-XTP ONSEMI Programmable 3-PLL Clock Generator IC

获取价格