5秒后页面跳转
EPM240ZF256C5N PDF预览

EPM240ZF256C5N

更新时间: 2022-04-20 22:33:18
品牌 Logo 应用领域
阿尔特拉 - ALTERA /
页数 文件大小 规格书
6页 86K
描述
The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-m,

EPM240ZF256C5N 数据手册

 浏览型号EPM240ZF256C5N的Datasheet PDF文件第2页浏览型号EPM240ZF256C5N的Datasheet PDF文件第3页浏览型号EPM240ZF256C5N的Datasheet PDF文件第4页浏览型号EPM240ZF256C5N的Datasheet PDF文件第5页浏览型号EPM240ZF256C5N的Datasheet PDF文件第6页 
1. Introduction  
MII51001-1.9  
Introduction  
®
The MAX II family of instant-on, non-volatile CPLDs is based on a 0.18-µm,  
6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128  
to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices  
offer high I/O counts, fast performance, and reliable fitting versus other CPLD  
architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and  
enhanced in-system programmability (ISP), MAX II devices are designed to reduce  
cost and power while providing programmable solutions for applications such as bus  
bridging, I/O expansion, power-on reset (POR) and sequencing control, and device  
configuration control.  
Features  
The MAX II CPLD has the following features:  
Low-cost, low-power CPLD  
Instant-on, non-volatile architecture  
Standby current as low as 25 µA  
Provides fast propagation delay and clock-to-output times  
Provides four global clocks with two clocks available per logic array block (LAB)  
UFM block up to 8 Kbits for non-volatile storage  
MultiVolt core enabling external supply voltages to the device of either  
3.3 V/2.5 V or 1.8 V  
MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels  
Bus-friendly architecture including programmable slew rate, drive strength,  
bus-hold, and programmable pull-up resistors  
Schmitt triggers enabling noise tolerant inputs (programmable per pin)  
I/Os are fully compliant with the Peripheral Component Interconnect Special  
Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V  
operation at 66 MHz  
Supports hot-socketing  
Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry  
compliant with IEEE Std. 1149.1-1990  
ISP circuitry compliant with IEEE Std. 1532  
© August 2009 Altera Corporation  
MAX II Device Handbook  

与EPM240ZF256C5N相关器件

型号 品牌 描述 获取价格 数据表
EPM240ZM100A ALTERA MAX II Device Family

获取价格

EPM240ZM100A6N INTEL Flash PLD, 7.9ns, 192-Cell, CMOS, PBGA100, 6 X 6 MM, 0.50 MM PITCH, LEAD FREE, MICRO, FBGA

获取价格

EPM240ZM100C ALTERA MAX II Device Family

获取价格

EPM240ZM100I ALTERA MAX II Device Family

获取价格

EPM240ZM100I6N INTEL Flash PLD, 7.9ns, 192-Cell, CMOS, PBGA100, 6 X 6 MM, 0.50 MM PITCH, LEAD FREE, MICRO, FBGA

获取价格

EPM240ZM100I7N INTEL Flash PLD, 12ns, 192-Cell, CMOS, PBGA100, 6 X 6 MM, 0.50 MM PITCH, LEAD FREE, MICRO, FBGA-

获取价格