5秒后页面跳转
EPF10K130EFC672-1N PDF预览

EPF10K130EFC672-1N

更新时间: 2024-01-08 08:56:04
品牌 Logo 应用领域
阿尔特拉 - ALTERA 可编程逻辑
页数 文件大小 规格书
110页 1604K
描述
Loadable PLD, 0.3ns, CMOS, PBGA672, 27 X 27 MM, 1 MM PITCH, FINE LINE, BGA-672

EPF10K130EFC672-1N 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Transferred零件包装代码:BGA
包装说明:BGA,针数:672
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.16JESD-30 代码:S-PBGA-B672
JESD-609代码:e1长度:27 mm
I/O 线路数量:413端子数量:672
最高工作温度:70 °C最低工作温度:
组织:413 I/O输出函数:MIXED
封装主体材料:PLASTIC/EPOXY封装代码:BGA
封装形状:SQUARE封装形式:GRID ARRAY
峰值回流温度(摄氏度):260可编程逻辑类型:LOADABLE PLD
传播延迟:0.3 ns认证状态:Not Qualified
座面最大高度:2.1 mm最大供电电压:2.625 V
最小供电电压:2.375 V标称供电电压:2.5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:TIN SILVER COPPER
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:40
宽度:27 mmBase Number Matches:1

EPF10K130EFC672-1N 数据手册

 浏览型号EPF10K130EFC672-1N的Datasheet PDF文件第2页浏览型号EPF10K130EFC672-1N的Datasheet PDF文件第3页浏览型号EPF10K130EFC672-1N的Datasheet PDF文件第4页浏览型号EPF10K130EFC672-1N的Datasheet PDF文件第5页浏览型号EPF10K130EFC672-1N的Datasheet PDF文件第6页浏览型号EPF10K130EFC672-1N的Datasheet PDF文件第7页 
FLEX 10KE  
Embedded Programmable  
Logic Device  
®
January 2003, ver. 2.5  
Data Sheet  
Embedded programmable logic devices (PLDs), providing  
system-on-a-programmable-chip (SOPC) integration in a single  
device  
Features...  
Enhanced embedded array for implementing megafunctions  
such as efficient memory and specialized logic functions  
Dual-port capability with up to 16-bit width per embedded array  
block (EAB)  
Logic array for general logic functions  
High density  
30,000 to 200,000 typical gates (see Tables 1 and 2)  
Up to 98,304 RAM bits (4,096 bits per EAB), all of which can be  
used without reducing logic capacity  
System-level features  
MultiVoltTM I/ O pins can drive or be driven by 2.5-V, 3.3-V, or  
5.0-V devices  
Low power consumption  
Bidirectional I/ O performance (tSU and tCO) up to 212 MHz  
Fully compliant with the PCI Special Interest Group (PCI SIG)  
PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at  
33 MHz or 66 MHz  
-1 speed grade devices are compliant with PCI Local Bus  
Specification, Revision 2.2, for 5.0-V operation  
Built-in Joint Test Action Group (JTAG) boundary-scan test  
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available  
without consuming additional device logic  
For information on 5.0-V FLEX® 10K or 3.3-V FLEX 10KA devices, see the  
FLEX 10K Embedded Programmable Logic Family Data Sheet.  
f
Table 1. FLEX 10KE Device Features  
Feature  
EPF10K30E  
EPF10K50E  
EPF10K50S  
Typical gates (1)  
Maximum system gates  
Logic elements (LEs)  
EABs  
30,000  
119,000  
1,728  
6
50,000  
199,000  
2,880  
10  
Total RAM bits  
24,576  
220  
40,960  
254  
Maximum user I/O pins  
Altera Corporation  
1
DS-F10KE-2.5  

与EPF10K130EFC672-1N相关器件

型号 品牌 获取价格 描述 数据表
EPF10K130EFC672-1X ALTERA

获取价格

Loadable PLD, 0.3ns, CMOS, PBGA672, 27 X 27 MM, 1 MM PITCH, FINE LINE, BGA-672
EPF10K130EFC672-2 ALTERA

获取价格

Loadable PLD, 0.5ns, CMOS, PBGA672, 27 X 27 MM, 1 MM PITCH, FINE LINE, BGA-672
EPF10K130EFC672-2N ALTERA

获取价格

Loadable PLD, 0.5ns, CMOS, PBGA672, 27 X 27 MM, 1 MM PITCH, FINE LINE, BGA-672
EPF10K130EFC672-2X ALTERA

获取价格

Loadable PLD, 0.5ns, CMOS, PBGA672, 27 X 27 MM, 1 MM PITCH, FINE LINE, BGA-672
EPF10K130EFC672-3 ETC

获取价格

Field Programmable Gate Array (FPGA)
EPF10K130EFC672-3N ALTERA

获取价格

Loadable PLD, 0.6ns, CMOS, PBGA672, 27 X 27 MM, 1 MM PITCH, FINE LINE, BGA-672
EPF10K130EFC672-3X ALTERA

获取价格

Loadable PLD, 0.6ns, CMOS, PBGA672, 27 X 27 MM, 1 MM PITCH, FINE LINE, BGA-672
EPF10K130EFI484-2 ETC

获取价格

Field Programmable Gate Array (FPGA)
EPF10K130EFI484-2K ALTERA

获取价格

暂无描述
EPF10K130EFI484-2N ALTERA

获取价格

Loadable PLD, 0.5ns, CMOS, PBGA484, 23 X 23 MM, 1 MM PITCH, FINE LINE, BGA-484