5秒后页面跳转
DT72V3664L10PF PDF预览

DT72V3664L10PF

更新时间: 2024-01-17 14:27:39
品牌 Logo 应用领域
艾迪悌 - IDT 配套器件先进先出芯片
页数 文件大小 规格书
37页 410K
描述
3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 2,048 x 36 x 2 4,096 x 36 x 2 8,192 x 36 x 2

DT72V3664L10PF 数据手册

 浏览型号DT72V3664L10PF的Datasheet PDF文件第2页浏览型号DT72V3664L10PF的Datasheet PDF文件第3页浏览型号DT72V3664L10PF的Datasheet PDF文件第4页浏览型号DT72V3664L10PF的Datasheet PDF文件第5页浏览型号DT72V3664L10PF的Datasheet PDF文件第6页浏览型号DT72V3664L10PF的Datasheet PDF文件第7页 
3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING  
2,048 x 36 x 2  
4,096 x 36 x 2  
8,192 x 36 x 2  
IDT72V3654  
IDT72V3664  
IDT72V3674  
Big- or Little-Endian format for word and byte bus sizes  
Retransmit Capability  
Master Reset clears data and configures FIFO, Partial Reset  
clears data but retains configuration settings  
Mailbox bypass registers for each FIFO  
Free-running CLKA and CLKB may be asynchronous or coincident  
(simultaneous reading and writing of data on a single clock edge  
is permitted)  
Auto power down minimizes power dissipation  
Available in space saving 128-pin Thin Quad Flatpack (TQFP)  
Pin and functionally compatible version of the 5V operating  
IDT723654/723664/723674  
FEATURES  
Memory storage capacity:  
IDT72V3654  
IDT72V3664  
IDT72V3674  
2,048 x 36 x 2  
4,096 x 36 x 2  
8,192 x 36 x 2  
Clock frequencies up to 100 MHz (6.5ns access time)  
Two independent clocked FIFOs buffering data in opposite  
directions  
Select IDT Standard timing (using EFA, EFB, FFA, and FFB flags  
functions) or First Word Fall Through Timing (using ORA, ORB,  
IRA, and IRB flag functions)  
Programmable Almost-Empty and Almost-Full flags; each has five  
default offsets (8, 16, 64, 256 and 1,024 )  
Serial or parallel programming of partial flags  
Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits  
(byte)  
Pin compatible to the lower density parts, IDT72V3624/72V3634/  
72V3644  
Industrial temperature range (–40°C to +85°C) is available  
FUNCTIONAL BLOCK DIAGRAM  
MBF1  
Mail 1  
Register  
CLKA  
Port-A  
Control  
Logic  
CSA  
W/RA  
ENA  
RAM ARRAY  
2,048 x 36  
4,096 x 36  
8,192 x 36  
36  
36  
MBA  
36  
FIFO1,  
Mail1  
Reset  
Logic  
MRS1  
PRS1  
Write  
Pointer  
Read  
Pointer  
36  
Status Flag  
Logic  
EFB/ORB  
AEB  
FFA/IRA  
AFA  
FIFO1  
FIFO2  
FS2  
FS0/SD  
Programmable Flag  
Offset Registers  
Timing  
Mode  
FWFT  
FS1/SEN  
B0-B35  
A0-A35  
13  
Status Flag  
Logic  
EFA/ORA  
FFB/IRB  
AFB  
AEA  
36  
Read  
Pointer  
Write  
Pointer  
36  
FIFO2,  
Mail2  
Reset  
Logic  
MRS2  
PRS2  
RT1  
RTM  
RT2  
FIFO1 and  
FIFO2  
Retransmit  
Logic  
RAM ARRAY  
2,048 x 36  
4,096 x 36  
8,192 x 36  
36  
36  
CLKB  
CSB  
W/RB  
ENB  
MBB  
BE  
Port-B  
Control  
Logic  
Mail 2  
Register  
BM  
SIZE  
MBF2  
4664 drw01  
IDTandtheIDTlogoareregisteredtrademarksofIntegratedDeviceTechnology,Inc. TheSyncFIFOisatrademarkofIntegratedDeviceTechnology,Inc.  
NOVEMBER 2003  
COMMERCIAL TEMPERATURE RANGE  
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  
DSC-4664/4  

与DT72V3664L10PF相关器件

型号 品牌 获取价格 描述 数据表
DT72V3664L15PF IDT

获取价格

3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 2,048 x 36 x 2 4,096 x 36 x 2 8,192 x 36 x 2
DT72V3674L10PF IDT

获取价格

3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 2,048 x 36 x 2 4,096 x 36 x 2 8,192 x 36 x 2
DT72V3674L15PF IDT

获取价格

3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING 2,048 x 36 x 2 4,096 x 36 x 2 8,192 x 36 x 2
DT-7401-1 ETC

获取价格

DATA & CLOCK TRANSMISSION
DT-7401-3 ETC

获取价格

DATA & CLOCK TRANSMISSION
DT-7401-7 ETC

获取价格

DATA & CLOCK TRANSMISSION
DT-7401-9 ETC

获取价格

DATA & CLOCK TRANSMISSION
DT-7401-X ETC

获取价格

DATA & CLOCK TRANSMISSION
DT74FCT162244ATPF ETC

获取价格

Buffer/Driver
DT74FCT162244CTPF ETC

获取价格

Buffer/Driver