5秒后页面跳转
DS3182+ PDF预览

DS3182+

更新时间: 2022-12-01 20:42:44
品牌 Logo 应用领域
美信 - MAXIM ATM异步传输模式
页数 文件大小 规格书
400页 3679K
描述
ATM Network Interface, 1-Func, PBGA400, 27 X 27 MM, 1.27 MM PITCH, LEAD FREE, CSBGA-400

DS3182+ 数据手册

 浏览型号DS3182+的Datasheet PDF文件第7页浏览型号DS3182+的Datasheet PDF文件第8页浏览型号DS3182+的Datasheet PDF文件第9页浏览型号DS3182+的Datasheet PDF文件第11页浏览型号DS3182+的Datasheet PDF文件第12页浏览型号DS3182+的Datasheet PDF文件第13页 
DS3181/DS3182/DS3183/DS3184  
Figure 10-49. FEAC Controller Block Diagram........................................................................................................ 188  
Figure 10-50. FEAC Codeword Format................................................................................................................... 189  
Figure 10-51. Line Encoder/Decoder Block Diagram.............................................................................................. 190  
Figure 10-52. B3ZS Signatures ............................................................................................................................... 192  
Figure 10-53. HDB3 Signatures............................................................................................................................... 192  
Figure 10-54. BERT Block Diagram ........................................................................................................................ 193  
Figure 10-55. PRBS Synchronization State Diagram.............................................................................................. 195  
Figure 10-56. Repetitive Pattern Synchronization State Diagram........................................................................... 196  
Figure 10-57. LIU Functional Diagram..................................................................................................................... 197  
Figure 10-58. DS3/E3/STS-1 LIU Block Diagram.................................................................................................... 198  
Figure 10-59. Receiver Jitter Tolerance .................................................................................................................. 201  
Figure 13-1. JTAG Block Diagram........................................................................................................................... 372  
Figure 13-2. JTAG TAP Controller State Machine .................................................................................................. 373  
Figure 13-3. JTAG Functional Timing...................................................................................................................... 376  
Figure 14-1. DS3184 Pin Assignments—400-Lead TE-PBGA................................................................................ 377  
Figure 14-2. DS3183 Pin Assignments—400-Lead TE-PBGA................................................................................ 378  
Figure 14-3. DS3182 Pin Assignments—400-Lead TE-PBGA................................................................................ 378  
Figure 14-4. DS3181 Pin Assignments—400-Lead TE-PBGA................................................................................ 379  
Figure 18-1. Clock Period and Duty Cycle Definitions............................................................................................. 384  
Figure 18-2. Rise Time, Fall Time, and Jitter Definitions......................................................................................... 384  
Figure 18-3. Hold, Setup, and Delay Definitions (Rising Clock Edge) .................................................................... 384  
Figure 18-4. Hold, Setup, and Delay Definitions (Falling Clock Edge).................................................................... 385  
Figure 18-5. To/From High-Z Delay Definitions (Rising Clock Edge)...................................................................... 385  
Figure 18-6. To/From High-Z Delay Definitions (Falling Clock Edge) ..................................................................... 385  
Figure 18-7. Micro Interface Nonmultiplexed Read/Write Cycle ............................................................................. 391  
Figure 18-8. Micro Interface Multiplexed Read Cycle.............................................................................................. 392  
Figure 18-9. E3 Waveform Template....................................................................................................................... 395  
Figure 18-10. STS-1 Pulse Mask Template ............................................................................................................ 396  
Figure 18-11. DS3 Pulse Mask Template................................................................................................................ 397  
10  

与DS3182+相关器件

型号 品牌 获取价格 描述 数据表
DS3182N DALLAS

获取价格

Single/Dual/Triple/Quad ATM/Packet PHYs with Built-In LIU
DS3183 DALLAS

获取价格

Single/Dual/Triple/Quad ATM/Packet PHYs with Built-In LIU
DS3183+ MAXIM

获取价格

暂无描述
DS3183N DALLAS

获取价格

Single/Dual/Triple/Quad ATM/Packet PHYs with Built-In LIU
DS3183N+ MAXIM

获取价格

ATM Network Interface, 1-Func, PBGA400, 27 X 27 MM, 1.27 MM PITCH, LEAD FREE, CSBGA-400
DS3184 DALLAS

获取价格

Single/Dual/Triple/Quad ATM/Packet PHYs with Built-In LIU
DS3184N DALLAS

获取价格

Single/Dual/Triple/Quad ATM/Packet PHYs with Built-In LIU
DS318PIN ETC

获取价格

Industrial Control IC
DS-318PIN TE

获取价格

Plug-In Two Way Power Divider 5 - 500 MHz
DS-318-PIN MACOM

获取价格

(non-RoHS) Plug-In 2 Way