5秒后页面跳转
DS1345W PDF预览

DS1345W

更新时间: 2024-01-05 01:14:32
品牌 Logo 应用领域
达拉斯 - DALLAS 电池内存集成电路静态存储器监控
页数 文件大小 规格书
12页 250K
描述
3.3V 1024k Nonvolatile SRAM with Battery Monitor

DS1345W 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Active包装说明:,
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.32.00.41风险等级:5.44
Base Number Matches:1

DS1345W 数据手册

 浏览型号DS1345W的Datasheet PDF文件第1页浏览型号DS1345W的Datasheet PDF文件第3页浏览型号DS1345W的Datasheet PDF文件第4页浏览型号DS1345W的Datasheet PDF文件第5页浏览型号DS1345W的Datasheet PDF文件第6页浏览型号DS1345W的Datasheet PDF文件第7页 
DS1345W  
READ MODE  
The DS1345W executes a read cycle whenever WE (Write Enable) is inactive (high) and CE (Chip  
Enable) and OE (Output Enable) are active (low). The unique address specified by the 17 address inputs  
(A0 - A16) defines which of the 131,072 bytes of data is to be accessed. Valid data will be available to the  
eight data output drivers within tACC(Access Time) after the last address input signal is stable, providing  
that CE and OE (Output Enable) access times are also satisfied. If OE and CE access times are not  
satisfied, then data access must be measured from the later occurring signal (CE or OE ) and the limiting  
parameter is either tCO for CE or tOE for OE rather than address access.  
WRITE MODE  
The DS1345W executes a write cycle whenever the WE and CE signals are in the active (low) state after  
address inputs are stable. The later occurring falling edge of CE or WE will determine the start of the  
write cycle. The write cycle is terminated by the earlier rising edge of CE or WE . All address inputs must  
be kept valid throughout the write cycle. WE must return to the high state for a minimum recovery time  
(tWR) before another cycle can be initiated. The OE control signal should be kept inactive (high) during  
write cycles to avoid bus contention. However, if the output drivers are enabled ( CE and OE active) then  
WE will disable the outputs in tODW from its falling edge.  
DATA RETENTION MODE  
The DS1345W provides full functional capability for VCC greater than 3.0 volts and write protects by 2.8  
volts. Data is maintained in the absence of VCC without any additional support circuitry. The nonvolatile  
static RAMs constantly monitor VCC. Should the supply voltage decay, the NV SRAMs automatically  
write protect themselves, all inputs become “don’t care,” and all outputs become high impedance. As VCC  
falls below approximately 2.5 volts, the power switching circuit connects the lithium energy source to  
RAM to retain data. During power-up, when VCC rises above approximately 2.5 volts, the power  
switching circuit connects external VCC to the RAM and disconnects the lithium energy source. Normal  
RAM operation can resume after VCC exceeds 3.0 volts.  
SYSTEM POWER MONITORING  
The DS1345W has the ability to monitor the external VCC power supply. When an out-of-tolerance power  
supply condition is detected, the NV SRAM warns a processor-based system of impending power failure  
by asserting RST . On power up, RST is held active for 200ms nominal to prevent system operation  
during power-on transients and to allow tREC to elapse. RST has an open-drain output driver.  
BATTERY MONITORING  
The DS1345W automatically performs periodic battery voltage monitoring on a 24-hour time interval.  
Such monitoring begins within tREC after VCC rises above VTP and is suspended when power failure  
occurs.  
After each 24-hour period has elapsed, the battery is connected to an internal 1Mtest resistor for 1  
second. During this 1 second, if battery voltage falls below the battery voltage trip point (2.6V), the  
battery warning output BW is asserted. Once asserted, BW remains active until the module is replaced.  
The battery is still retested after each VCC power-up, however, even if BW is active. If the battery voltage  
is found to be higher than 2.6V during such testing, BW is de-asserted and regular 24-hour testing  
resumes. BW has an open-drain output driver.  
2 of 12  

与DS1345W相关器件

型号 品牌 描述 获取价格 数据表
DS1345W-150 MAXIM Non-Volatile SRAM Module, 128KX8, 150ns, CMOS

获取价格

DS1345W-150-IND DALLAS Non-Volatile SRAM Module, 128KX8, 150ns, CMOS,

获取价格

DS1345W-150-IND MAXIM Non-Volatile SRAM Module, 128KX8, 150ns, CMOS

获取价格

DS1345W-IND MAXIM 暂无描述

获取价格

DS1345WP-100 DALLAS 3.3V 1024k Nonvolatile SRAM with Battery Monitor

获取价格

DS1345WP-100 ROCHESTER 128KX8 NON-VOLATILE SRAM MODULE, 100ns, DMA34, POWERCAP MODULE-34

获取价格