5秒后页面跳转
CY8CPLC20-48LFXI PDF预览

CY8CPLC20-48LFXI

更新时间: 2024-02-21 02:45:28
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 通信
页数 文件大小 规格书
44页 1404K
描述
Powerline Communication Solution

CY8CPLC20-48LFXI 技术参数

是否Rohs认证: 符合生命周期:Active
零件包装代码:QFN包装说明:HVQCCN, LCC48,.27SQ,20
针数:48Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.31.00.01
风险等级:5.08JESD-30 代码:S-XQCC-N48
JESD-609代码:e4长度:7 mm
湿度敏感等级:3端子数量:48
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装等效代码:LCC48,.27SQ,20封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):260
电源:5 V认证状态:Not Qualified
座面最大高度:1 mm子类别:Other Microprocessor ICs
最大压摆率:14 mA最大供电电压:5.25 V
最小供电电压:4.75 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:7 mmuPs/uCs/外围集成电路类型:MICROPROCESSOR CIRCUIT
Base Number Matches:1

CY8CPLC20-48LFXI 数据手册

 浏览型号CY8CPLC20-48LFXI的Datasheet PDF文件第6页浏览型号CY8CPLC20-48LFXI的Datasheet PDF文件第7页浏览型号CY8CPLC20-48LFXI的Datasheet PDF文件第8页浏览型号CY8CPLC20-48LFXI的Datasheet PDF文件第10页浏览型号CY8CPLC20-48LFXI的Datasheet PDF文件第11页浏览型号CY8CPLC20-48LFXI的Datasheet PDF文件第12页 
CY8CPLC20  
2.1.2 The Analog System  
Figure 2-4. Analog System Block Diagram  
The analog system contains 12 configurable blocks, each  
containing an opamp circuit, enabling the creation of complex  
analog signal flows. Analog peripherals are very flexible and can  
be customized to support specific application requirements.  
Some of the more common PSoC analog functions (most  
available as user modules) are:  
P0[7]  
P0[6]  
P0[4]  
P0[5]  
P0[3]  
P0[1]  
P0[2]  
P0[0]  
Analog-to-digital converters (up to four, with 6- to 14-bit  
resolution, selectable as Incremental, Delta Sigma, and SAR)  
P2[6]  
P2[4]  
Filters (2, 4, 6, or 8 pole band pass, low pass, and notch)  
Amplifiers (up to four, with selectable gain to 48x)  
P2[3]  
P2[1]  
Instrumentation amplifiers (up to two, with selectable gain to  
93x)  
P2[2]  
P2[0]  
Comparators (up to four, with 16 selectable thresholds)  
DACs (up to four, with 6- to 9-bit resolution)  
Multiplying DACs (up to four, with 6- to 9-bit resolution)  
High current output drivers (4 with 40 mA drive as a Core  
Resource)  
Array Input Configuration  
1.3V reference (as a System Resource)  
DTMF Dialer  
ACI0[1:0]  
ACI1[1:0]  
ACI2[1:0]  
ACI3[1:0]  
Modulators  
Correlators  
Block Array  
Peak detectors  
ACB00  
ASC10  
ASD20  
ACB01  
ASD11  
ASC21  
ACB02  
ASC12  
ASD22  
ACB03  
ASD13  
ASC23  
Many other topologies possible  
Analog blocks are provided in columns of three, which includes  
one CT (continuous time) and two SC (switched capacitor)  
blocks, as shown in the Figure 2-4..  
Analog Reference  
Interface to  
Digital System  
Reference  
Generators  
Ref Hi  
Ref Lo  
AGND  
AGNDIn  
Ref In  
Bandgap  
M8C Interface (Address Bus, Data Bus, Etc.)  
Document Number: 001-48325 Rev. *E  
Page 9 of 44  
[+] Feedback  

与CY8CPLC20-48LFXI相关器件

型号 品牌 描述 获取价格 数据表
CY8CPLC20-48LTXI CYPRESS Powerline Communication Solution

获取价格

CY8CPLC20-48LTXI INFINEON Powerline Communications

获取价格

CY8CPLC20-48LTXIT CYPRESS Powerline Communication Solution

获取价格

CY8CPLC20-48LTXIT INFINEON Powerline Communications

获取价格

CY8CPLC20-OCD CYPRESS Powerline Communication Solution

获取价格

CY8CTMA1036 CYPRESS Automotive TrueTouch® Multi-Touch All-Points

获取价格