5秒后页面跳转
CS2000P-DZZ PDF预览

CS2000P-DZZ

更新时间: 2024-02-20 13:50:47
品牌 Logo 应用领域
凌云 - CIRRUS 光电二极管
页数 文件大小 规格书
30页 944K
描述
Phase Locked Loop, Hybrid, PDSO10, 3 MM, LEAD FREE, MO-187, MSOP-10

CS2000P-DZZ 技术参数

是否Rohs认证: 符合生命周期:Active
零件包装代码:TSSOP包装说明:TSSOP, TSSOP10,.19,20
针数:10Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.68
模拟集成电路 - 其他类型:PHASE LOCKED LOOPJESD-30 代码:S-PDSO-G10
长度:3 mm功能数量:1
端子数量:10最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP10,.19,20
封装形状:SQUARE封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):NOT SPECIFIED电源:3.3 V
认证状态:Not Qualified座面最大高度:1.1 mm
子类别:PLL or Frequency Synthesis Circuits最大供电电流 (Isup):18 mA
最大供电电压 (Vsup):3.5 V最小供电电压 (Vsup):3.1 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:HYBRID温度等级:INDUSTRIAL
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:3 mmBase Number Matches:1

CS2000P-DZZ 数据手册

 浏览型号CS2000P-DZZ的Datasheet PDF文件第1页浏览型号CS2000P-DZZ的Datasheet PDF文件第3页浏览型号CS2000P-DZZ的Datasheet PDF文件第4页浏览型号CS2000P-DZZ的Datasheet PDF文件第5页浏览型号CS2000P-DZZ的Datasheet PDF文件第6页浏览型号CS2000P-DZZ的Datasheet PDF文件第7页 
CS2000-OTP  
TABLE OF CONTENTS  
1. PIN DESCRIPTION ................................................................................................................................. 4  
2. TYPICAL CONNECTION DIAGRAM ..................................................................................................... 5  
3. CHARACTERISTICS AND SPECIFICATIONS ...................................................................................... 6  
RECOMMENDED OPERATING CONDITIONS .................................................................................... 6  
ABSOLUTE MAXIMUM RATINGS ........................................................................................................ 6  
DC ELECTRICAL CHARACTERISTICS ................................................................................................ 6  
AC ELECTRICAL CHARACTERISTICS ................................................................................................ 7  
PLL PERFORMANCE PLOTS ............................................................................................................... 8  
4. ARCHITECTURE OVERVIEW ............................................................................................................... 9  
4.1 Delta-Sigma Fractional-N Frequency Synthesizer ........................................................................... 9  
4.2 Hybrid Analog-Digital Phase Locked Loop ...................................................................................... 9  
4.2.1 Fractional-N Source Selection for the Frequency Synthesizer .............................................. 10  
5. APPLICATIONS ................................................................................................................................... 11  
5.1 One Time Programmability ............................................................................................................ 11  
5.2 Timing Reference Clock Input ........................................................................................................ 11  
5.2.1 Internal Timing Reference Clock Divider ............................................................................... 11  
5.2.2 Crystal Connections (XTI and XTO) ...................................................................................... 12  
5.2.3 External Reference Clock (REF_CLK) .................................................................................. 12  
5.3 Frequency Reference Clock Input, CLK_IN ................................................................................... 12  
5.3.1 Adjusting the Minimum Loop Bandwidth for CLK_IN ............................................................ 13  
5.4 Output to Input Frequency Ratio Configuration ............................................................................. 14  
5.4.1 User Defined Ratio (RUD), Frequency Synthesizer Mode .................................................... 14  
5.4.2 User Defined Ratio (RUD), Hybrid PLL Mode ....................................................................... 14  
5.4.3 Ratio Modifier (R-Mod) .......................................................................................................... 15  
5.4.4 Effective Ratio (REFF) .......................................................................................................... 15  
5.4.5 Fractional-N Source Selection ............................................................................................... 15  
5.4.5.1 Manual Fractional-N Source Selection for the Frequency Synthesizer ..................... 16  
5.4.5.2 Automatic Fractional-N Source Selection for the Frequency Synthesizer ................. 16  
5.4.6 Ratio Configuration Summary ............................................................................................... 17  
5.5 PLL Clock Output ........................................................................................................................... 18  
5.6 Auxiliary Output .............................................................................................................................. 18  
5.7 Mode Pin Functionality ................................................................................................................... 19  
5.7.1 M1 and M0 Mode Pin Functionality ....................................................................................... 19  
5.7.2 M2 Mode Pin Functionality .................................................................................................... 19  
5.7.2.1 M2 Configured as Output Disable .............................................................................. 19  
5.7.2.2 M2 Configured as R-Mod Enable .............................................................................. 19  
5.7.2.3 M2 Configured as Auto Fractional-N Source Selection Disable ................................ 20  
5.7.2.4 M2 Configured as Fractional-N Source Select .......................................................... 20  
5.7.2.5 M2 Configured as AuxOutSrc Override ..................................................................... 20  
5.8 Clock Output Stability Considerations ............................................................................................ 20  
5.8.1 Output Switching ................................................................................................................... 20  
5.8.2 PLL Unlock Conditions .......................................................................................................... 21  
5.9 Required Power Up Sequencing for Programmed Devices ........................................................... 21  
6. PARAMETER DESCRIPTIONS ........................................................................................................... 22  
6.1 Modal Configuration Sets ............................................................................................................... 22  
6.1.1 R-Mod Selection (RModSel[1:0]) ........................................................................................... 22  
6.1.2 Auxiliary Output Source Selection (AuxOutSrc[1:0]) ............................................................. 23  
6.1.3 Lock Clock Ratio (LockClk[1:0]) ............................................................................................ 23  
6.1.4 Fractional-N Source for Frequency Synthesizer (FracNSrc) ................................................. 23  
6.2 Ratio 0 - 3 ...................................................................................................................................... 23  
6.3 Global Configuration Parameters ................................................................................................... 24  
6.3.1 AUX PLL Lock Output Configuration (AuxLockCfg) .............................................................. 24  
DS758F3  
2

与CS2000P-DZZ相关器件

型号 品牌 描述 获取价格 数据表
CS2000P-DZZR CIRRUS Phase Locked Loop, Hybrid, PDSO10, 3 MM, LEAD FREE, MO-187, MSOP-10

获取价格

CS2001 ONSEMI 1.2 A Switching Regulator, and 5.0 V, 100 mA Linear Regulator with RESET

获取价格

CS2001/D ETC 1.2A Switching Regulator, and 5.0 V 100mA Lin

获取价格

CS-2001D16 CHERRY Switching Regulator, 1.4A, 150kHz Switching Freq-Max, PDSO16, SOIC-16

获取价格

CS2001EDWF20 CHERRY Switched Capacitor Regulator, 2.4A, 165kHz Switching Freq-Max, PDSO20, SO-20

获取价格

CS2001YDWF20 ONSEMI 1.2 A Switching Regulator, and 5.0 V, 100 mA Linear Regulator with RESET

获取价格