5秒后页面跳转
ADSP-21364SKBC-ENG PDF预览

ADSP-21364SKBC-ENG

更新时间: 2024-01-25 14:39:50
品牌 Logo 应用领域
亚德诺 - ADI /
页数 文件大小 规格书
52页 487K
描述
SHARC Processor

ADSP-21364SKBC-ENG 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:MS-026BFB-HD, HSLQFP-144针数:144
Reach Compliance Code:compliantECCN代码:3A001.A.3
HTS代码:8542.31.00.01风险等级:5.78
其他特性:ALSO REQUIRES 3.3V SUPPLY地址总线宽度:16
桶式移位器:YES边界扫描:YES
最大时钟频率:55.55 MHz外部数据总线宽度:16
格式:FLOATING POINT内部总线架构:MULTIPLE
JESD-30 代码:S-PQFP-G144JESD-609代码:e0
长度:20 mm低功率模式:NO
端子数量:144最高工作温度:70 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:HLFQFP封装形状:SQUARE
封装形式:FLATPACK, HEAT SINK/SLUG, LOW PROFILE, FINE PITCH峰值回流温度(摄氏度):NOT SPECIFIED
认证状态:Not Qualified座面最大高度:1.6 mm
最大供电电压:1.26 V最小供电电压:1.14 V
标称供电电压:1.2 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:20 mm
uPs/uCs/外围集成电路类型:DIGITAL SIGNAL PROCESSOR, OTHERBase Number Matches:1

ADSP-21364SKBC-ENG 数据手册

 浏览型号ADSP-21364SKBC-ENG的Datasheet PDF文件第1页浏览型号ADSP-21364SKBC-ENG的Datasheet PDF文件第3页浏览型号ADSP-21364SKBC-ENG的Datasheet PDF文件第4页浏览型号ADSP-21364SKBC-ENG的Datasheet PDF文件第5页浏览型号ADSP-21364SKBC-ENG的Datasheet PDF文件第6页浏览型号ADSP-21364SKBC-ENG的Datasheet PDF文件第7页 
ADSP-21364  
Preliminary Technical Data  
Up to 12 TDM stream support, each with 128 channels per  
frame  
KEY FEATURES – PROCESSOR CORE  
At 333 MHz (3.0 ns) core instruction rate, the ADSP-21364  
performs 2 GFLOPS/666 MMACS  
3M bit on-chip single-ported SRAM (1M Bit in blocks 0 and 1,  
and 0.50M Bit in blocks 2 and 3) for simultaneous access by  
core processor and DMA  
4M bit on-chip single-ported mask-programmable ROM (2M  
bit in block 0 and 2M bit in block 1)  
Dual Data Address Generators (DAGs) with modulo and  
bit-reverse addressing  
Zero-overhead looping with single-cycle loop setup, provid-  
ing efficient program sequencing  
Single Instruction Multiple Data (SIMD) architecture  
provides:  
Two computational processing elements  
Concurrent execution  
Code compatibility with other SHARC family members at  
the assembly level  
Companding selection on a per channel basis in TDM mode  
Input data port provides an additional input path to the  
SHARC core, configurable as eight channels of serial data  
or seven channels of serial data and a single channel of up  
to 20-bit wide parallel data  
Signal routing unit provides configurable and flexible con-  
nections between all DAI components–six serial ports, two  
precision clock generators, an input data port with a data  
acquisition port, one SPI port, eight channels of asynchro-  
nous sample rate converters, three timers, 10 interrupts,  
six flag inputs, six flag outputs, and 20 SRU I/O pins  
(DAI_Px)  
Two Serial Peripheral Interfaces (SPI): primary on dedicated  
pins, secondary on DAI pins provide:  
Master or slave serial boot through primary SPI  
Full-duplex operation  
Master-Slave mode multi-master support  
Open drain outputs  
Programmable baud rates, clock polarities and phases  
3 Muxed Flag/IRQ lines  
Parallelism in busses and computational units allows sin-  
gle cycle execution (with or without SIMD) of a multiply  
or ALU operation, a dual memory read or write, and an  
instruction fetch  
Transfers between memory and core at a sustained 5.4  
Gbytes/s bandwidth at 333 MHz core instruction rate  
1 Muxed Flag/Timer expired line  
DEDICATED AUDIO COMPONENTS  
S/PDIF Compatible Digital Audio receiver/transmitter  
supports:  
EIAJ CP-340 (CP-1201), IEC-958, AES/EBU standards  
Left justified, I2S or right justified serial data input with 16,  
18, 20 or 24 bit word widths (transmitter)  
INPUT/OUTPUT FEATURES  
DMA Controller supports:  
25 DMA channels for transfers between ADSP-21364 internal  
memory a variety of peripherals  
32-bit DMA transfers at core clock speed, in parallel with full-  
speed processor execution  
Asynchronous parallel port provides access to asynchronous  
external memory  
16 multiplexed address/data lines support 24-bit address  
external address range with 8-bit data or 16-bit address  
external address range with 16-bit data  
Two channel mode and Single Channel Double Frequency  
(SCDF) mode  
Sample Rate Converter (SRC) Contains a Serial Input Port, De-  
emphasis Filter providing up to -140db SNR performance,  
Sample Rate Converter (SRC) and Serial Output Port  
Supports Left Justified, I2S, TDM and Right Justified 24, 20,  
18 and 16 bit serial formats (input)  
55 Mbyte per sec transfer rate  
Pulse Width Modulation provides:  
External memory access in a dedicated DMA channel  
8- to 32- bit and 16- to 32-bit packing options  
Programmable data cycle duration: 2 to 31 CCLK  
Digital audio interface (DAI) includes six serial ports, two Pre-  
cision Clock Generators, an Input Data Port, three timers,  
eight-channel asynchronous sample rate converter, and a  
Signal routing unit  
Six dual data line serial ports that operate at up to 50M bit/s  
on each data line—each has a clock, frame sync and two  
data lines that can be configured as either a receiver or  
transmitter pair  
16 PWM outputs configured as four groups of four outputs  
Supports center-aligned or edge-aligned PWM waveforms  
Can generate complementary signals on two outputs in  
paired mode or independent signals in nonpaired mode  
PLL has a wide variety of software and hardware multi-  
plier/divider ratios  
Dual voltage: 3.3 V I/O, 1.2 V core  
Available in 136-ball Mini-BGA and 144-lead LQFP Packages  
Left-justified Sample Pair and I2S Support, programmable  
direction for up to 24 simultaneous receive or transmit  
channels using two I2S compatible stereo devices per serial  
port  
TDM support for telecommunications interfaces including  
128 TDM channel support for newer telephony interfaces  
such as H.100/H.110  
Rev. PrB  
|
Page 2 of 52  
|
September 2004  

与ADSP-21364SKBC-ENG相关器件

型号 品牌 描述 获取价格 数据表
ADSP-21364SKBCZENG ADI SHARC Processor

获取价格

ADSP-21364SKSQ-ENG ADI SHARC Processor

获取价格

ADSP-21364SKSQZENG ADI SHARC Processor

获取价格

ADSP-21364WBBCZ-1A ADI SHARC Processor

获取价格

ADSP-21364WBSWZ-1A ADI IC 16-BIT, 55.55 MHz, OTHER DSP, PQFP144, MS-026BFB-HD, LQFP-144, Digital Signal Processor

获取价格

ADSP-21364WSQZ-2AA ADI IC 16-BIT, OTHER DSP, PQFP144, LEAD FREE, MS-026BFB-HD, LQFP-144, Digital Signal Processor

获取价格