9ZXL0631E / 9ZXL0651E Datasheet
Table 8. HCSL/LP-HCSL Outputs
Industry
Limits
Parameter
Symbol
Conditions
Minimum
Typical
Maximum
Units Notes
Slew Rate
dV/dt
Scope averaging on.
2
2.9
4
1 – 4
V/ns
%
1,2,3
1,4,7
Slew Rate
Matching
Single-ended measurement.
ΔdV/dt
Vmax
7.1
792
-35
372
15
20
20
1150
Maximum
Voltage
Measurement on single-ended
signal using absolute value (scope
averaging off).
660
-150
250
850
150
550
140
mV
7
Minimum
Voltage
Vmin
-300
7
Crossing
Voltage (abs)
Scope averaging off.
Scope averaging off.
Vcross_abs
Δ-Vcross
250 – 550
140
mV
mV
1,5,7
1,6,7
Crossing
Voltage (var)
1 Guaranteed by design and characterization, not 100% tested in production.
2 Measured from differential waveform.
3 Slew rate is measured through the Vswing voltage range centered around differential 0 V. This results in a ±150mV window around differential 0V.
4 Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a ±75mV window centered on the average
cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use
for the edge rate calculations.
5 Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock
rising and Clock# falling).
6 The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross_min/max (Vcross absolute) allowed.
The intent is to limit Vcross induced modulation by setting Δ-Vcross to be smaller than Vcross absolute.
7 At default SMBus settings.
Table 9. Filtered Phase Jitter Parameters - PCIe Common Clocked (CC) Architectures
Industry
Limits
Parameter
Symbol
Conditions
Minimum Typical Maximum
Units Notes
PCIe Gen 1.
ps
t
t
13.4
30
86
1,2,3
(p-p)
jphPCIeG1-CC
PCIe Gen 2 Low Band
10kHz < f < 1.5MHz
(PLL BW of 5–16MHz or 8–16MHz,
CDR = 5MHz).
ps
1,2
0.2
0.7
3
(rms)
jphPCIeG2-CC
Phase Jitter,
PLL Mode
PCIe Gen 2 High Band
1.5MHz < f < Nyquist (50MHz)
(PLL BW of 5–16MHz or 8–16MHz,
CDR = 5MHz).
ps
1,2
1.0
1.5
3.1
(rms)
PCIe Gen 3 (PLL BW of 2–4MHz or
2–5MHz, CDR = 10MHz).
ps
1,2
t
t
0.2
0.2
0.4
0.4
1
jphPCIeG3-CC
jphPCIeG4-CC
(rms)
PCIe Gen 4 (PLL BW of 2–4MHz or
2–5MHz, CDR = 10MHz).
ps
1,2
0.5
(rms)
©2018 Integrated Device Technology, Inc.
9
August 14, 2018