9DB233
Two Output Differential Buffer for PCIe Gen3
Datasheet
General SMBus serial interface information for the ICS9DB233
How to Write:
How to Read:
• Controller (host) sends a start bit.
• Controller (host) sends the write address D4(H)
• ICS clock will acknowledge
• Controller (host) will send start bit.
• Controller (host) sends the write address D4(H)
• ICS clock will acknowledge
• Controller (host) sends the begining byte location = N
• ICS clock will acknowledge
• Controller (host) sends the begining byte
location = N
• Controller (host) sends the data byte count = X
• ICS clock will acknowledge
• ICS clock will acknowledge
• Controller (host) will send a separate start bit.
• Controller (host) sends the read address D5(H)
• ICS clock will acknowledge
• Controller (host) starts sending Byte N through
Byte N + X -1
(see Note 2)
• ICS clock will acknowledge each byte one at a time
• ICS clock will send the data byte count = X
• ICS clock sends Byte N + X -1
• ICS clock sends Byte 0 through byte X (if X(H)
was written to byte 8).
• Controller (host) sends a Stop bit
• Controller (host) will need to acknowledge each byte
• Controllor (host) will send a not acknowledge bit
• Controller (host) will send a stop bit
Index Block Write Operation
Controller (Host)
Index Block Read Operation
Controller (Host)
ICS (Slave/Receiver)
ICS (Slave/Receiver)
starT bit
T
T
starT bit
Slave Address D4(H)
Slave Address D4(H)
WR
WRite
WR
WRite
ACK
ACK
ACK
ACK
ACK
ACK
Beginning Byte = N
Data Byte Count = X
Beginning Byte N
Beginning Byte = N
RT
Repeat starT
Slave Address D3(H)
RD
ReaD
ACK
Data Byte Count = X
Beginning Byte N
ACK
ACK
Byte N + X - 1
ACK
P
stoP bit
Byte N + X - 1
N
P
Not acknowledge
stoP bit
IDT® Two Output Differential Buffer for PCIe Gen3
1667C—04/20/11
9