5秒后页面跳转
8735AM-21LFT PDF预览

8735AM-21LFT

更新时间: 2024-02-27 11:59:15
品牌 Logo 应用领域
艾迪悌 - IDT 时钟驱动器时钟发生器逻辑集成电路光电二极管
页数 文件大小 规格书
20页 837K
描述
700MHz, DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR

8735AM-21LFT 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:SOIC
包装说明:SOP, SOP20,.4针数:20
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.81
系列:8735输入调节:DIFFERENTIAL MUX
JESD-30 代码:R-PDSO-G20JESD-609代码:e0
长度:12.8 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
湿度敏感等级:1功能数量:1
反相输出次数:端子数量:20
实输出次数:1最高工作温度:70 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP20,.4
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
峰值回流温度(摄氏度):225电源:3.3 V
Prop。Delay @ Nom-Sup:4.2 ns传播延迟(tpd):4.2 ns
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.02 ns
座面最大高度:2.65 mm子类别:Clock Drivers
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:7.5 mm
最小 fmax:700 MHzBase Number Matches:1

8735AM-21LFT 数据手册

 浏览型号8735AM-21LFT的Datasheet PDF文件第1页浏览型号8735AM-21LFT的Datasheet PDF文件第3页浏览型号8735AM-21LFT的Datasheet PDF文件第4页浏览型号8735AM-21LFT的Datasheet PDF文件第5页浏览型号8735AM-21LFT的Datasheet PDF文件第6页浏览型号8735AM-21LFT的Datasheet PDF文件第7页 
ICS8735-21  
700MHZ, DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR  
Table 1. Pin Descriptions  
Name  
CLK  
Type  
Description  
Input  
Input  
Input  
Pulldown Non-inverting differential clock input.  
nCLK  
nFB_IN  
Pullup  
Pullup  
Inverting differential clock input.  
Inverting differential feedback input to phase detector for regenerating clocks with “zero delay.”  
Non-inverted differential feedback input to phase detector for regenerating clocks with  
“zero delay.”  
FB_IN  
Input  
Input  
Input  
Input  
Pulldown  
Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true  
Pulldown output Q to go low and the inverted output nQ to go high. When logic LOW, the internal  
dividers and the outputs are enabled. LVCMOS / LVTTL interface levels.  
MR  
SEL0, SEL1,  
SEL2, SEL3  
Pulldown Determines output divider values in Table 3. LVCMOS / LVTTL interface levels.  
PLL select. Selects between the PLL and reference clock as the input to the dividers.  
PLL_SEL  
Pullup  
When LOW, selects reference clock. When HIGH, selects PLL.  
LVCMOS/LVTTL interface levels.  
nQ, Q  
nQFB, QFB  
VEE  
Output  
Output  
Power  
Power  
Power  
Power  
Differential output pair. LVPECL interface levels.  
Differential feedback output pair. LVPECL interface levels.  
Negative supply pin.  
VCC  
Core supply pins.  
VCCA  
Analog supply pin.  
VCCO  
Output supply pin.  
NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.  
Table 2. Pin Characteristics  
Symbol  
CIN  
Parameter  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
pF  
Input Capacitance  
Input Pullup Resistor  
4
RPULLUP  
51  
51  
k  
RPULLDOWN Input Pulldown Resistor  
kΩ  
IDT™ / ICS™ 3.3V LVPECL ZERO DELAY CLOCK GENERATOR  
2
ICS8735AM-21 REV. A JULY 31, 2008  

与8735AM-21LFT相关器件

型号 品牌 描述 获取价格 数据表
8735AM-21T IDT 700MHz, DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR

获取价格

8735AMI-21 IDT PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50

获取价格

8735AMI-21LF IDT PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50

获取价格

8735AMI-21LFT IDT PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50

获取价格

8735AMI-21T IDT PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50

获取价格

8735AY-01 IDT PLL Based Clock Driver, 8735 Series, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7

获取价格