5秒后页面跳转
74HC4046APW PDF预览

74HC4046APW

更新时间: 2024-02-21 19:20:02
品牌 Logo 应用领域
恩智浦 - NXP /
页数 文件大小 规格书
34页 470K
描述
Phase-locked-loop with VCO

74HC4046APW 技术参数

Source Url Status Check Date:2013-06-14 00:00:00是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:TSSOP
包装说明:TSSOP,针数:16
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.14模拟集成电路 - 其他类型:PLL FREQUENCY SYNTHESIZER
JESD-30 代码:R-PDSO-G16JESD-609代码:e4
长度:5 mm湿度敏感等级:1
功能数量:1端子数量:16
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260认证状态:Not Qualified
座面最大高度:1.1 mm最大供电电压 (Vsup):6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:NICKEL PALLADIUM GOLD
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:4.4 mmBase Number Matches:1

74HC4046APW 数据手册

 浏览型号74HC4046APW的Datasheet PDF文件第25页浏览型号74HC4046APW的Datasheet PDF文件第26页浏览型号74HC4046APW的Datasheet PDF文件第27页浏览型号74HC4046APW的Datasheet PDF文件第29页浏览型号74HC4046APW的Datasheet PDF文件第30页浏览型号74HC4046APW的Datasheet PDF文件第31页 
Philips Semiconductors  
Product specification  
Phase-locked-loop with VCO  
74HC/HCT4046A  
To obtain optimum VCO performance, C1 must be as small as possible but larger than 100 pF.  
Interpolation for various values of R1 can be easily calculated because a constant R1C1 product will produce almost the same VCO output frequency.  
Fig.29 Typical value of VCO centre frequency (fo) as a function of C1: R2 = ; VVCOIN = 1/2 VCC; INH = GND;  
Tamb = 25 °C.  
1997 Nov 25  
28  

与74HC4046APW相关器件

型号 品牌 描述 获取价格 数据表
74HC4046APW,112 NXP 74HC(T)4046A - Phase-locked-loop with VCO TSSOP 16-Pin

获取价格

74HC4046APW-Q100 NEXPERIA Phase-locked loop with VCOProduction

获取价格

74HC4046APW-T NXP IC PLL FREQUENCY SYNTHESIZER, PDSO16, SOT-403-1, TSSOP-16, PLL or Frequency Synthesis Circ

获取价格

74HC4049 NXP Hex inverting high-to-low level shifter

获取价格

74HC4049D NXP Hex inverting high-to-low level shifter

获取价格

74HC4049D TOSHIBA INVERT GATE

获取价格