5秒后页面跳转
74ACT11174 PDF预览

74ACT11174

更新时间: 2024-01-01 16:16:49
品牌 Logo 应用领域
德州仪器 - TI 触发器
页数 文件大小 规格书
6页 86K
描述
HEX D-TYPE FLIP-FLOP WITH CLEAR

74ACT11174 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:DIP, DIP20,.3Reach Compliance Code:unknown
风险等级:5.91JESD-30 代码:R-PDIP-T20
JESD-609代码:e0负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:110000000 Hz
最大I(ol):0.024 A功能数量:6
端子数量:20最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装等效代码:DIP20,.3
封装形状:RECTANGULAR封装形式:IN-LINE
电源:5 V认证状态:Not Qualified
子类别:FF/Latches标称供电电压 (Vsup):5 V
表面贴装:NO技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL触发器类型:POSITIVE EDGE
Base Number Matches:1

74ACT11174 数据手册

 浏览型号74ACT11174的Datasheet PDF文件第2页浏览型号74ACT11174的Datasheet PDF文件第3页浏览型号74ACT11174的Datasheet PDF文件第4页浏览型号74ACT11174的Datasheet PDF文件第5页浏览型号74ACT11174的Datasheet PDF文件第6页 
ꢀ ꢁꢂ ꢃ ꢄꢅꢅꢅꢀ ꢁ  
ꢆꢇꢈ ꢉꢊ ꢋꢄꢌ ꢍꢇꢉ ꢎꢏ ꢐ ꢍꢋꢎ ꢏꢑ ꢍꢉꢒ ꢐ ꢄ ꢆꢉ ꢃ ꢏꢇ ꢂꢓ  
SCAS145 − D3435, MARCH 1990 − REVISED APRIL 1993  
DW OR N PACKAGE  
(TOP VIEW)  
Inputs Are TTL-Voltage Compatible  
Applications Include: Buffer/Storage  
Registers, Shift Registers, Pattern  
Generators  
1Q  
2Q  
CLR  
1D  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
Fully-Buffered Outputs for Maximum  
3Q  
2D  
Isolation From External Disturbances  
GND  
GND  
GND  
GND  
4Q  
3D  
Flow-Through Architecture Optimizes  
V
CC  
PCB Layout  
V
CC  
4D  
Center-Pin V  
and GND Configurations  
Minimize High-Speed Switching Noise  
CC  
13 5D  
12 6D  
5Q  
EPICt (Enhanced-Performance Implanted  
11  
6Q  
CLK  
CMOS) 1-mm Process  
500-mA Typical Latch-Up Immunity at 125°C  
Package Options Include Plastic  
Small-Outline Packages and Standard  
Plastic 300-mil DIPs  
description  
This device contains six D-type flip-flops and is positive-edge-triggered with a direct clear input. Information at  
the D inputs meeting the setup time requirements is transferred to the outputs on the positive-going edge of the  
clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time  
of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect  
at the output.  
The 74ACT11174 is characterized for operation from − 40°C to 85°C.  
FUNCTION TABLE  
(each flip-flop)  
INPUTS  
OUTPUT  
Q
CLR  
L
CLK  
X
D
X
H
L
L
H
L
H
H
H
L
X
Q
0
EPIC is a trademark of Texas Instruments Incorporated.  
ꢄꢢ  
Copyright 1993, Texas Instruments Incorporated  
ꢞ ꢢ ꢟ ꢞꢗ ꢘꢬ ꢚꢙ ꢝ ꢥꢥ ꢣꢝ ꢛ ꢝ ꢜ ꢢ ꢞ ꢢ ꢛ ꢟ ꢧ  
2−1  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与74ACT11174相关器件

型号 品牌 描述 获取价格 数据表
74ACT11174D PHILIPS D Flip-Flop, 6-Func, Positive Edge Triggered, CMOS, PDSO20

获取价格

74ACT11174D-T PHILIPS D Flip-Flop, 6-Func, Positive Edge Triggered, CMOS, PDSO20

获取价格

74ACT11174DW TI HEX D-TYPE FLIP-FLOP WITH CLEAR

获取价格

74ACT11174DWR TI 6-Bit Positive-Edge-Triggered D-Type Flip-Flops With Clear 20-SOIC -40 to 85

获取价格

74ACT11174J TI IC,FLIP-FLOP,HEX,D TYPE,ACT-CMOS,DIP,20PIN,CERAMIC

获取价格

74ACT11174N PHILIPS D Flip-Flop, 6-Func, Positive Edge Triggered, CMOS, PDIP20

获取价格