5秒后页面跳转
72271LA20TFG PDF预览

72271LA20TFG

更新时间: 2024-01-01 22:57:38
品牌 Logo 应用领域
艾迪悌 - IDT 先进先出芯片
页数 文件大小 规格书
27页 446K
描述
CMOS SuperSync FIFO

72271LA20TFG 数据手册

 浏览型号72271LA20TFG的Datasheet PDF文件第1页浏览型号72271LA20TFG的Datasheet PDF文件第2页浏览型号72271LA20TFG的Datasheet PDF文件第4页浏览型号72271LA20TFG的Datasheet PDF文件第5页浏览型号72271LA20TFG的Datasheet PDF文件第6页浏览型号72271LA20TFG的Datasheet PDF文件第7页 
IDT72261LA/72271LA SuperSyncFIFO™  
16,384 x 9 and 32,768 x 9  
COMMERCIALANDINDUSTRIAL  
TEMPERATURERANGES  
areusedtoloadtheoffsetregistersviaDn. RENtogetherwithLDoneachrising  
edgeofRCLKcanbeusedtoreadtheoffsetsinparallelfromQnregardless  
ofwhetherserialorparalleloffsetloadinghasbeenselected.  
DuringMasterReset(MRS)thefollowingeventsoccur:Thereadandwrite  
pointers are set to the first location of the FIFO. The FWFT pin selects IDT  
StandardmodeorFWFTmode. TheLDpinselectseitherapartialflagdefault  
settingof127withparallelprogrammingorapartialflagdefaultsettingof1,023  
withserialprogramming. Theflagsareupdatedaccordingtothetimingmode  
anddefaultoffsetsselected.  
The Partial Reset (PRS) also sets the read and write pointers to the first  
location of the memory. However, the timing mode, partial flag program-  
ming method, and default or programmed offset settings existing before  
Partial Reset remain unchanged. The flags are updated according to the  
timing mode and offsets in effect. PRS is useful for resetting a device in  
mid-operation, when reprogramming partial flags would be undesirable.  
The Retransmit function allows data to be reread from the FIFO more  
than once. A LOW on the RT input during a rising RCLK edge initiates a  
retransmit operation by setting the read pointer to the first location of the  
memory array.  
DESCRIPTION (CONTINUED)  
InFWFTmode, thefirstwordwrittentoanemptyFIFOisclockeddirectly  
to the data output lines after three transitions of the RCLK signal. A REN  
does not have to be asserted for accessing the first word. However,  
subsequent words written to the FIFO do require a LOW on REN for  
access. The state of the FWFT/SI input during Master Reset determines  
the timing mode in use.  
For applications requiring more data storage capacity than a single  
FIFO can provide, the FWFT timing mode permits depth expansion by  
chaining FIFOs in series (i.e. the data outputs of one FIFO are connected  
to the corresponding data inputs of the next). No external logic is required.  
These FIFOs have five flag pins, EF/OR (Empty Flag or Output Ready),  
FF/IR (Full Flag or Input Ready), HF (Half-full Flag), PAE (Programmable  
Almost-Empty flag) and PAF (Programmable Almost-Full flag). The EF  
and FF functions are selected in IDT Standard mode. The IR and OR  
functions are selected in FWFT mode. HF, PAE and PAF are always  
available for use, irrespective of timing mode.  
PAE and PAF can be programmed independently to switch at any point  
in memory. (See Table I and Table II.) Programmable offsets determine  
the flag switching threshold and can be loaded by two methods: parallel or  
serial. Two default offset settings are also provided, so that PAE can be  
set to switch at 127 or 1,023 locations from the empty boundary and the  
PAF threshold can be set at 127 or 1,023 locations from the full boundary.  
These choices are made with the LD pin during Master Reset.  
For serial programming, SEN together with LD on each rising edge of  
WCLK, are used to load the offset registers via the Serial Input (SI). For  
parallelprogramming,WENtogetherwithLDoneachrisingedgeofWCLK,  
If, at any time, the FIFO is not actively performing an operation, the chip  
will automatically power down. Once in the power down state, the standby  
supply current consumption is minimized. Initiating any operation (by  
activating control inputs) will immediately take the device out of the power  
down state.  
The IDT72261LA/72271LA are fabricated using high speed submicron  
CMOStechnology.  
PARTIAL RESET (PRS) MASTER RESET (MRS)  
READ CLOCK (RCLK)  
READ ENABLE (REN)  
OUTPUT ENABLE (OE)  
WRITE CLOCK (WCLK)  
WRITE ENABLE (WEN)  
LOAD (LD)  
DATA OUT (Q0 - Qn)  
DATA IN (D0 - Dn)  
IDT  
72261LA  
72271LA  
RETRANSMIT (RT)  
SERIAL ENABLE(SEN)  
FIRST WORD FALL THROUGH/SERIAL INPUT  
(FWFT/SI)  
EMPTY FLAG/OUTPUT READY (EF/OR)  
PROGRAMMABLE ALMOST-EMPTY (PAE)  
FULL FLAG/INPUT READY (FF/IR)  
HALF FULL FLAG (HF)  
PROGRAMMABLE ALMOST-FULL (PAF)  
4671 drw 03  
Figure 1. Block Diagram of Single 16,384 x 9 and 32,768 x 9 Synchronous FIFO  
3

与72271LA20TFG相关器件

型号 品牌 获取价格 描述 数据表
72271LA20TFG8 IDT

获取价格

CMOS SuperSync FIFO
72271LA20TFGI IDT

获取价格

CMOS SuperSync FIFO
72271LA20TFGI8 IDT

获取价格

CMOS SuperSync FIFO
72271LA20TFI9 IDT

获取价格

FIFO, 32KX9, 12ns, Synchronous, CMOS, PQFP64, STQFP-64
72273 AMPHENOL

获取价格

Board Connector, Male, Straight, Solder Terminal,
72273-002H AMPHENOL

获取价格

Board Connector, 2 Contact(s), 2 Row(s), Male, Straight, Solder Terminal
72273-004H AMPHENOL

获取价格

Board Connector, 4 Contact(s), 2 Row(s), Male, Straight, Solder Terminal
72273-004HLF AMPHENOL

获取价格

Board Connector, 4 Contact(s), 2 Row(s), Male, Straight, Solder Terminal, LEAD FREE
72273-014H AMPHENOL

获取价格

Board Connector, 14 Contact(s), 2 Row(s), Male, Straight, Solder Terminal
72273-014HLF AMPHENOL

获取价格

Board Connector, 14 Contact(s), 2 Row(s), Male, Straight, Solder Terminal, LEAD FREE