5秒后页面跳转
71V2576S150PF8 PDF预览

71V2576S150PF8

更新时间: 2024-01-26 09:51:55
品牌 Logo 应用领域
艾迪悌 - IDT 时钟静态存储器内存集成电路
页数 文件大小 规格书
22页 620K
描述
TQFP-100, Reel

71V2576S150PF8 技术参数

是否无铅:含铅是否Rohs认证:不符合
生命周期:Obsolete零件包装代码:TQFP
包装说明:14 X 20 MM, PLASTIC, TQFP-100针数:100
Reach Compliance Code:not_compliantECCN代码:3A991
HTS代码:8542.32.00.41风险等级:5.88
Is Samacsys:N最长访问时间:3.8 ns
其他特性:PIPELINED ARCHITECTURE最大时钟频率 (fCLK):150 MHz
I/O 类型:COMMONJESD-30 代码:R-PQFP-G100
JESD-609代码:e0长度:20 mm
内存密度:4718592 bit内存集成电路类型:CACHE SRAM
内存宽度:36湿度敏感等级:3
功能数量:1端子数量:100
字数:131072 words字数代码:128000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:128KX36
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):225
电源:2.5,3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.03 A
最小待机电流:3.13 V子类别:SRAMs
最大压摆率:0.295 mA最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:14 mmBase Number Matches:1

71V2576S150PF8 数据手册

 浏览型号71V2576S150PF8的Datasheet PDF文件第2页浏览型号71V2576S150PF8的Datasheet PDF文件第3页浏览型号71V2576S150PF8的Datasheet PDF文件第4页浏览型号71V2576S150PF8的Datasheet PDF文件第5页浏览型号71V2576S150PF8的Datasheet PDF文件第6页浏览型号71V2576S150PF8的Datasheet PDF文件第7页 
128K X 36, 256K X 18  
IDT71V2576S  
IDT71V2578S  
IDT71V2576SA  
IDT71V2578SA  
3.3VSynchronousSRAMs  
2.5V I/O, Pipelined Outputs,  
Burst Counter, Single Cycle Deselect  
Features  
Description  
128K x 36, 256K x 18 memory configurations  
The IDT71V2576/78 are high-speed SRAMs organized as 128K x  
36/256Kx18.TheIDT71V2576/78SRAMscontainwrite,data,address  
andcontrolregisters. InternallogicallowstheSRAMtogenerateaself-  
timedwritebaseduponadecisionwhichcanbeleftuntiltheendofthewrite  
cycle.  
Supports high system speed:  
CommercialandIndustrial:  
– 150MHz 3.8ns clock access time  
– 133MHz 4.2ns clock access time  
LBO input selects interleaved or linear burst mode  
Theburstmodefeatureoffersthehighestlevelofperformancetothe  
Self-timedwritecyclewithglobalwritecontrol(GW),bytewrite systemdesigner,astheIDT71V2576/78canprovidefourcyclesofdata  
enable (BWE), and byte writes (BWx)  
3.3V core power supply  
Power down controlled by ZZ input  
2.5V I/O  
Optional - Boundary Scan JTAG Interface (IEEE 1149.1 operationisselected(ADV=LOW),thesubsequentthreecyclesofoutput  
compliant) datawillbeavailabletotheuseronthenextthreerisingclockedges. The  
Packaged in a JEDEC Standard 100-pin plastic thin quad orderofthesethreeaddressesaredefinedbytheinternalburstcounter  
flatpack(TQFP),119ballgridarray(BGA)and165finepitchball andthe LBO inputpin.  
grid array (fBGA)  
forasingleaddress presentedtotheSRAM. Aninternalburstaddress  
counteracceptsthefirstcycleaddressfromtheprocessor,initiatingthe  
accesssequence.Thefirstcycleofoutputdatawillbepipelinedforone  
cycle before it is available on the next rising clock edge. If burst mode  
The IDT71V2576/78 SRAMs utilize IDT’s latest high-performance  
CMOSprocessandarepackagedinaJEDECstandard14mmx20mm  
100-pinthinplasticquadflatpack(TQFP)aswellasa119 ballgridarray  
(BGA) and 165 fine pitch ball grid array (fBGA).  
PinDescriptionSummary  
A0-A17  
Address Inputs  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Output  
Input  
Input  
I/O  
Synchronous  
Synchronous  
Synchronous  
Asynchronous  
Synchronous  
Synchronous  
Synchronous  
N/A  
Chip Enable  
CE  
CS  
0
, CS  
1
Chip Selects  
Output Enable  
OE  
GW  
Global Write Enable  
Byte Write Enable  
Individual Byte Write Selects  
Clock  
BWE  
BW , BW  
(1)  
1
2
, BW  
3
, BW  
4
CLK  
Burst Address Advance  
Address Status (Cache Controller)  
Address Status (Processor)  
Linear / Interleaved Burst Order  
Test Mode Select  
Test Data Input  
Synchronous  
Synchronous  
Synchronous  
DC  
ADV  
ADSC  
ADSP  
LBO  
TMS  
TDI  
Synchronous  
Synchronous  
N/A  
TCK  
TDO  
TRST  
ZZ  
Test Clock  
Test Data Output  
Synchronous  
Asynchronous  
Asynchronous  
Synchronous  
N/A  
JTAG Reset (Optional)  
Sleep Mode  
I/O  
0
-I/O31, I/OP1-I/OP4  
DD, VDDQ  
SS  
Data Input / Output  
Core Power, I/O Power  
Ground  
V
Supply  
Supply  
V
N/A  
4876 tbl 01  
NOTE:  
JUNE 2003  
1. BW3 and BW4 are not applicable for the IDT71V2578.  
1
©2003IntegratedDeviceTechnology,Inc.  
DSC-4876/09  

与71V2576S150PF8相关器件

型号 品牌 获取价格 描述 数据表
71V2576S150PF9 IDT

获取价格

TQFP-100, Tray
71V2576S150PFI8 IDT

获取价格

TQFP-100, Reel
71V2576S150PFI9 IDT

获取价格

TQFP-100, Tray
71V2576YS150PFG8 IDT

获取价格

TQFP-100, Reel
71V2576YS150PFI IDT

获取价格

Cache SRAM, 128KX36, 3.8ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100
71V257780BG IDT

获取价格

Standard SRAM, 128KX36, 8ns, CMOS, PBGA119
71V257780BQI IDT

获取价格

Standard SRAM, 128KX36, 8ns, CMOS, PBGA165
71V257780PF IDT

获取价格

Standard SRAM, 128KX36, 8ns, CMOS, PQFP100
71V257780PFI IDT

获取价格

Standard SRAM, 128KX36, 8ns, CMOS, PQFP100
71V25781S166BG8 IDT

获取价格

PBGA-119, Reel