5秒后页面跳转
5962R8752501B2A PDF预览

5962R8752501B2A

更新时间: 2024-11-24 20:15:51
品牌 Logo 应用领域
美国国家半导体 - NSC 输出元件逻辑集成电路触发器
页数 文件大小 规格书
8页 167K
描述
IC ACT SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CQCC20, CERAMIC, LCC-20, FF/Latch

5962R8752501B2A 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:QCCN, LCC20,.35SQReach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.1
系列:ACTJESD-30 代码:S-CQCC-N20
JESD-609代码:e0长度:8.89 mm
负载电容(CL):50 pF逻辑集成电路类型:D FLIP-FLOP
最大I(ol):0.024 A位数:1
功能数量:2端子数量:20
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:COMPLEMENTARY封装主体材料:CERAMIC, METAL-SEALED COFIRED
封装代码:QCCN封装等效代码:LCC20,.35SQ
封装形状:SQUARE封装形式:CHIP CARRIER
峰值回流温度(摄氏度):NOT SPECIFIED电源:5 V
Prop。Delay @ Nom-Sup:14 ns传播延迟(tpd):12 ns
认证状态:Not Qualified筛选级别:38535Q/M;38534H;883B
座面最大高度:1.905 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb) - hot dipped端子形式:NO LEAD
端子节距:1.27 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED总剂量:100k Rad(Si) V
触发器类型:POSITIVE EDGE宽度:8.89 mm
最小 fmax:85 MHzBase Number Matches:1

5962R8752501B2A 数据手册

 浏览型号5962R8752501B2A的Datasheet PDF文件第2页浏览型号5962R8752501B2A的Datasheet PDF文件第3页浏览型号5962R8752501B2A的Datasheet PDF文件第4页浏览型号5962R8752501B2A的Datasheet PDF文件第5页浏览型号5962R8752501B2A的Datasheet PDF文件第6页浏览型号5962R8752501B2A的Datasheet PDF文件第7页 
August 1998  
54AC74 54ACT74  
Dual D-Type Positive Edge-Triggered Flip-Flop  
Asynchronous Inputs:  
General Description  
The ’AC/’ACT74 is a dual D-type flip-flop with Asynchronous  
LOW input to SD (Set) sets Q to HIGH level  
LOW input to CD (Clear) sets Q to LOW level  
Clear and Set are independent of clock  
Simultaneous LOW on CD and SD makes both Q and Q  
HIGH  
Clear and Set inputs and complementary (Q, Q) outputs. In-  
formation at the input is transferred to the outputs on the  
positive edge of the clock pulse. Clock triggering occurs at a  
voltage level of the clock pulse and is not directly related to  
the transition time of the positive-going pulse. After the Clock  
Pulse input threshold voltage has been passed, the Data in-  
put is locked out and information present will not be trans-  
ferred to the outputs until the next rising edge of the Clock  
Pulse input.  
Features  
n ICC reduced by 50%  
n Output source/sink 24 mA  
n ’ACT74 has TTL-compatible inputs  
n Standard Microcircuit Drawing (SMD)  
— ’AC74: 5962-88520  
— ’ACT74: 5962-87525  
Logic Symbols  
DS100266-2  
DS100266-1  
Pin Names  
D1, D2  
CP1, CP2  
D1, CD2  
D1, SD2  
Q1, Q1, Q2, Q2  
Description  
Data Inputs  
IEEE/IEC  
Clock Pulse Inputs  
Direct Clear Inputs  
Direct Set Inputs  
Outputs  
C
S
DS100266-3  
FACT® is a registered trademark of Fairchild Semiconductor Corporation.  
© 1998 National Semiconductor Corporation  
DS100266  
www.national.com  

与5962R8752501B2A相关器件

型号 品牌 获取价格 描述 数据表
5962R8752501BCA NSC

获取价格

IC ACT SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP14, CER
5962R8752501BCA TI

获取价格

ACT SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP14, CERAMI
5962R8752501BDA NSC

获取价格

IC ACT SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP14, CER
5962R8752501S2A TI

获取价格

ACT SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CQCC20, CERAMI
5962R8752501SCA ETC

获取价格

Dual D-Type Flip-Flop
5962R8752501SDA TI

获取价格

ACT SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP14, CERPAC
5962R8754903V9A TI

获取价格

航天类 4 通道、2 输入、2V 至 6V 与非门 | KGD | 0 | -55 to
5962R8754903VCA TI

获取价格

航天类 4 通道、2 输入、2V 至 6V 与非门 | J | 14 | -55 to 1
5962R8754903VDA TI

获取价格

航天类 4 通道、2 输入、2V 至 6V 与非门 | W | 14 | -55 to 1
5962R8755401B2A ETC

获取价格

3-To-8-Line Demultiplexer