5秒后页面跳转
5962-9762201Q2A PDF预览

5962-9762201Q2A

更新时间: 2024-01-04 11:23:13
品牌 Logo 应用领域
德州仪器 - TI 接口集成电路
页数 文件大小 规格书
37页 911K
描述
HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

5962-9762201Q2A 技术参数

生命周期:Active零件包装代码:QLCC
包装说明:QCCN, LCC20,.35SQ针数:20
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:1.62差分输出:NO
高电平输入电流最大值:0.00001 A输入特性:DIFFERENTIAL
接口集成电路类型:LINE RECEIVER接口标准:EIA-644; TIA-644
JESD-30 代码:S-CQCC-N20长度:8.89 mm
功能数量:4端子数量:20
最高工作温度:125 °C最低工作温度:-55 °C
输出特性:TOTEM-POLE最大输出低电流:0.008 A
输出极性:TRUE封装主体材料:CERAMIC, METAL-SEALED COFIRED
封装代码:QCCN封装等效代码:LCC20,.35SQ
封装形状:SQUARE封装形式:CHIP CARRIER
峰值回流温度(摄氏度):NOT SPECIFIED电源:3.3 V
认证状态:Qualified最大接收延迟:6.1 ns
接收器位数:4筛选级别:MIL-PRF-38535 Class Q
座面最大高度:2.03 mm子类别:Line Driver or Receivers
最大压摆率:18 mA最大供电电压:3.6 V
最小供电电压:3 V标称供电电压:3.3 V
电源电压1-最大:3.6 V电源电压1-分钟:3 V
电源电压1-Nom:3.3 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子形式:NO LEAD端子节距:1.27 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:8.89 mmBase Number Matches:1

5962-9762201Q2A 数据手册

 浏览型号5962-9762201Q2A的Datasheet PDF文件第4页浏览型号5962-9762201Q2A的Datasheet PDF文件第5页浏览型号5962-9762201Q2A的Datasheet PDF文件第6页浏览型号5962-9762201Q2A的Datasheet PDF文件第8页浏览型号5962-9762201Q2A的Datasheet PDF文件第9页浏览型号5962-9762201Q2A的Datasheet PDF文件第10页 
ꢀ ꢁꢂꢂ ꢃꢄꢅ ꢀꢆ ꢇ ꢈ ꢀꢁ ꢉꢂ ꢃꢄꢅ ꢀꢆ ꢇ ꢈ ꢀꢁ ꢉꢂ ꢃꢄꢅ ꢀꢆ ꢊ ꢋ ꢉ ꢈ ꢀꢁ ꢉꢂ ꢃꢄ ꢅꢀ ꢌꢉ ꢆꢍ  
ꢎꢏ ꢐꢎ ꢑꢀꢒꢓ ꢓꢅ ꢅꢏ ꢔꢔ ꢓꢕ ꢓꢁꢖ ꢏꢗ ꢃ ꢃ ꢏꢁꢓ ꢕꢓꢘ ꢓ ꢏꢄ ꢓ ꢕꢀ  
SLLS262N − JULY 1997 − REVISED MARCH 2004  
SN65LVDSxxxx electrical characteristics over recommended operating conditions (unless  
otherwise noted)  
SN65LVDS32  
SN65LVDS3486  
SN65LVDS9637  
PARAMETER  
TEST CONDITIONS  
UNIT  
MIN TYP  
MAX  
V
V
Positive-going differential input voltage threshold  
Negative-going differential input voltage threshold  
See Figure 2 and Table 1  
See Figure 2 and Table 1  
100  
mV  
mV  
IT+  
−100  
2.4  
IT−  
I
I
I
= −8 mA  
= −4 mA  
= 8 mA  
OH  
OH  
OL  
V
V
High-level output voltage  
Low-level output voltage  
V
V
OH  
2.8  
0.4  
18  
OL  
Enabled,  
Disabled  
No load  
No load  
10  
0.25  
5.5  
−10  
−3  
SN65LVDS32,  
SN65LVDS3486  
0.5  
10  
I
Supply current  
mA  
CC  
SN65LVDS9637  
V = 0  
I
−2  
−20  
I
I
Input current (A or B inputs)  
µA  
V = 2.4 V  
I
−1.2  
I
I
I
I
Power-off input current (A or B inputs)  
High-level input current (EN, G, or G inputs)  
Low-level input current (EN, G, or G inputs)  
High-impedance output current  
V
V
V
V
= 0,  
V = 3.6 V  
I
6
20  
10  
10  
10  
µA  
µA  
µA  
µA  
I(OFF)  
CC  
= 2 V  
IH  
IH  
IL  
O
= 0.8 V  
= 0 or V  
IL  
OZ  
CC  
All typical values are at T = 25°C and with V  
CC  
The algebraic convention, in which the less-positive (more-negative) limit is designated minimum, is used in this data sheet for the negative-going  
differential input voltage threshold only.  
= 3.3 V.  
A
SN65LVDSxxxx switching characteristics over recommended operating conditions (unless  
otherwise noted)  
SN65LVDS32  
SN65LVDS3486  
SN65LVDS9637  
PARAMETER  
TEST CONDITIONS  
UNIT  
MIN  
TYP  
2.1  
2.1  
0
MAX  
t
t
t
t
t
t
t
t
t
t
t
Propagation delay time, low-to-high-level output  
Propagation delay time, high-to-low-level output  
1.5  
1.5  
3
3
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
PLH  
PHL  
sk(p)  
sk(o)  
sk(pp)  
r
Pulse skew (|t  
− t  
|)  
0.4  
0.3  
1
PHL PLH  
§
Channel-to-channel output skew  
0.1  
C
= 10 pF, See Figure 3  
L
Part-to-part skew  
Output signal rise time, 20% to 80%  
0.6  
0.7  
6.5  
5.5  
8
Output signal fall time, 80% to 20%  
f
Propagation delay time, high-level-to-high-impedance output  
Propagation delay time, low-level-to-high-impedance output  
Propagation delay time, high-impedance-to-high-level output  
Propagation delay time, high-impedance-to-low-level output  
12  
12  
12  
12  
PHZ  
PLZ  
PZH  
PZL  
See Figure 4  
3
§
t
is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same  
sk(o)  
direction while driving identical specified loads.  
t
is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate  
sk(pp)  
with the same supply voltages, same temperature, and have identical packages and test circuits.  
7
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与5962-9762201Q2A相关器件

型号 品牌 描述 获取价格 数据表
5962-9762201QEA TI HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

获取价格

5962-9762201QFA TI HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

获取价格

5962-9762201VEA TI HIGH-SPEED DIFFERENTIAL LINE RECEIVER

获取价格

5962-9762201VFA TI HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

获取价格

5962-9762202Q2A TI HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

获取价格

5962-9762301Q2A TI 具有三态输出的八路总线收发器 | FK | 20 | -55 to 125

获取价格