5秒后页面跳转
Z8018233ASCXXXX PDF预览

Z8018233ASCXXXX

更新时间: 2024-02-28 22:54:00
品牌 Logo 应用领域
ZILOG 微控制器和处理器外围集成电路时钟
页数 文件大小 规格书
109页 734K
描述
Microcontroller, 8-Bit, 33MHz, CMOS, PQFP100, PLASTIC, VQFP-100

Z8018233ASCXXXX 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:QFP
包装说明:PLASTIC, QFP-100针数:100
Reach Compliance Code:compliantECCN代码:3A991.A.2
HTS代码:8542.31.00.01风险等级:1.91
具有ADC:NO地址总线宽度:20
位大小:8最大时钟频率:33 MHz
DAC 通道:NODMA 通道:YES
外部数据总线宽度:8JESD-30 代码:R-PQFP-G100
JESD-609代码:e3长度:20 mm
I/O 线路数量:24端子数量:100
最高工作温度:70 °C最低工作温度:
PWM 通道:NO封装主体材料:PLASTIC/EPOXY
封装代码:QFP封装形状:RECTANGULAR
封装形式:FLATPACK峰值回流温度(摄氏度):260
认证状态:Not QualifiedROM(单词):0
座面最大高度:3.1 mm速度:33 MHz
最大供电电压:5.5 V最小供电电压:4.5 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Matte Tin (Sn)端子形式:GULL WING
端子节距:0.65 mm端子位置:QUAD
处于峰值回流温度下的最长时间:40宽度:14 mm
uPs/uCs/外围集成电路类型:MICROCONTROLLER

Z8018233ASCXXXX 数据手册

 浏览型号Z8018233ASCXXXX的Datasheet PDF文件第3页浏览型号Z8018233ASCXXXX的Datasheet PDF文件第4页浏览型号Z8018233ASCXXXX的Datasheet PDF文件第5页浏览型号Z8018233ASCXXXX的Datasheet PDF文件第7页浏览型号Z8018233ASCXXXX的Datasheet PDF文件第8页浏览型号Z8018233ASCXXXX的Datasheet PDF文件第9页 
Z80182/Z8L182  
ZILOG INTELLIGENT PERIPHERAL  
Zilog  
P R E L I M I N A R Y  
Z180 CPU SIGNALS (Continued)  
/NMI. Non-maskable interrupt (input, negative edge  
triggered). /NMI has a higher priority than /INT and is  
always recognized at the end of an instruction, regardless  
of the state of the interrupt enable flip-flops. This signal  
forces CPU execution to continue at location 0066H.  
/INT1, /INT2.MaskableInterruptRequests1and2(inputs,  
active Low). This signal is generated by external I/O  
devices. The CPU will honor these requests at the end of  
thecurrentinstructioncycleaslongasthe/NMI,/BUSREQ,  
and /INT0 signals are inactive. The CPU acknowledges  
these interrupt requests with an interrupt acknowledge  
cycle. Unlike the acknowledgment for /INT0, during this  
cycle neither the /M1 or /IORQ signals become active.  
These pins may be programmed to provide an active Low  
level on rising or falling edge interrupts. The level of the  
external /INT1 and /INT2 pins may be read through bits  
PC6 and PC7 of parallel Port C. Pin /INT1/PC6 multiplexes  
/INT1 and PC6. Pin /INT2/PC7 multiplexes /INT2 and PC7.  
/INT0. Maskable Interrupt Request 0 (input/output active  
Low). This signal is generated by external I/O devices. The  
CPU will honor this request at the end of the current  
instructioncycleaslongasthe/NMIand/BUSREQsignals  
are inactive. The CPU acknowledges this interrupt request  
with an interrupt acknowledge cycle. During this cycle,  
both the /M1 and /IORQ signals become active. The  
internal Z180 MPU’s /INT0 source is: /INT0 or ESCC or the  
MIMIC. This input is level triggered. /INT0 is an open-drain  
output, so you can connect other open-drain interrupts  
onto the circuit in addition to haveing a pull-up to VCC.  
/RFSH. Refresh (input/output, active Low, tri-state).  
Together with /MREQ, /RFSH indicates that the current  
CPU machine cycle and the contents of the address bus  
should be used for refresh of dynamic memories. The low  
order 8 bits of the address bus (A7-A0) contain the refresh  
address. This signal is analogous to the /REF signal of the  
Z64180.  
Z180 MPU UART AND SIO SIGNALS  
CKA0,CKA1. AsynchronousClocks0and1(bi-directional,  
active High). These pins are the transmit and receive  
clocks for the synchronous channels. CKA0 is multiplexed  
with/DREQ0ontheCKA0//DREQ0pin.CKA1ismultiplexed  
with /TEND0 on the CKA1//TEND0 pin.  
TxA0. Transmit Data 0 (output, active High). This signal is  
the transmitted data from the ASCI channel 0. This pin is  
multiplexed with PB3 (parallel Port B, bit 3) on the  
TxA0/PB3 pin.  
TxS. Clocked Serial Transmit Data (output, active High).  
ThislineisthetransmitteddatafromtheCSIOchannel.TxS  
is multiplexed with the ESCC signal (/DTR//REQB) and the  
16550 MIMIC interface signal HINTR on the TxS//DTR  
//REQB//HINTR pin.  
CKS. Serial Clock (bi-directional, active High). This line is  
clock for the CSIO channel and is multiplexed with the  
ESCC signal (/W//REQB) and the 16550 MIMIC interface  
signal /HTxRDY on the CKS//W//REQB//HTxRDY pin.  
/DCD0. Data Carrier Detect 0 (input, active Low). This is a  
programmable modem control signal for ASCI channel 0.  
/DCD0 is multiplexed with the PB2 (parallel Port B, bit 2) on  
the /DCD0/PB2 pin.  
RxA0. Receive Data 0 (input, active High). This signal is  
the receive data to ASCI channel 0. This pin is multiplexed  
with PB4 (parallel Port B, bit 4) on the RxA0/PB4.  
RxS. Clocked Serial Receive Data (input, active High).  
This line is the receive data for the CSIO channel. RxS is  
multiplexed with the /CTS1 signal for ASCI channel 1 and  
with PB7 (parallel Port B, bit 7) on the RxS//CTS1/PB7 pin.  
/RTS0. Request to Send 0 (output, active Low). This is a  
programmable modem control signal for ASCI channel 0.  
ThispinismultiplexedwithPB0(parallelPortB,bit0)onthe  
/RTS0/PB0 pin.  
RxA1. Received Data ASCI channel 1 (input, active High).  
ThispinismultiplexedwithPB6(parallelPortB,bit6)onthe  
RxA1/PB6 pin.  
/CTS0. Clear to Send 0 (input, active Low). This line is a  
modem control signal for the ASCI channel 0. This pin is  
multiplexed with PB1 (parallel Port B, bit 1) on the /CTS0  
/PB1 pin.  
TxA1. Transmitted Data ASCI Channel 1 (output, active  
High). This pin is multiplexed with PB5 (parallel Port B, bit  
5) on the TxA1/PB5 pin.  
DS971820600  
3-6  

与Z8018233ASCXXXX相关器件

型号 品牌 描述 获取价格 数据表
Z8018233ASG ZILOG 暂无描述

获取价格

Z8018233ASG1838 ZILOG IC MPU ZIP 33MHZ 100LQFP

获取价格

Z8018233FSC ZILOG ZILOG INTELLIGENT PERIPHERAL CONTROLLER (ZIP⑩

获取价格

Z8018233FSC00TR ZILOG IC MPU ZIP 33MHZ 100QFP

获取价格

Z8018233FSC1838 ZILOG IC MPU ZIP 33MHZ 100QFP

获取价格

Z8018233FSC1838TR ZILOG IC MPU ZIP 33MHZ 100QFP

获取价格