5秒后页面跳转
X4163S8I-4.5A PDF预览

X4163S8I-4.5A

更新时间: 2024-01-16 19:21:14
品牌 Logo 应用领域
英特矽尔 - INTERSIL 光电二极管监控可编程只读存储器电动程控只读存储器电可擦编程只读存储器
页数 文件大小 规格书
21页 330K
描述
CPU Supervisor with 16K EEPROM

X4163S8I-4.5A 技术参数

是否Rohs认证: 不符合生命周期:Transferred
包装说明:PLASTIC, SOIC-8Reach Compliance Code:unknown
风险等级:5.76Is Samacsys:N
可调阈值:YES模拟集成电路 - 其他类型:POWER SUPPLY MANAGEMENT CIRCUIT
JESD-30 代码:R-PDSO-G8JESD-609代码:e0
长度:4.89 mm信道数量:1
功能数量:1端子数量:8
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
认证状态:Not Qualified座面最大高度:1.75 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
宽度:3.9 mmBase Number Matches:1

X4163S8I-4.5A 数据手册

 浏览型号X4163S8I-4.5A的Datasheet PDF文件第1页浏览型号X4163S8I-4.5A的Datasheet PDF文件第3页浏览型号X4163S8I-4.5A的Datasheet PDF文件第4页浏览型号X4163S8I-4.5A的Datasheet PDF文件第5页浏览型号X4163S8I-4.5A的Datasheet PDF文件第6页浏览型号X4163S8I-4.5A的Datasheet PDF文件第7页 
X4163, X4165  
PIN CONFIGURATION  
8-Pin JEDEC SOIC  
VCC  
1
8
7
6
5
S0  
S1  
2
3
4
WP  
SCL  
RESET/RESET  
VSS  
SDA  
8 Pin TSSOP  
SCL  
1
2
3
4
8
7
6
5
WP  
SDA  
VCC  
VSS  
S0  
S1  
RESET/RESET  
PIN FUNCTION  
Pin Pin  
(SOIC) (TSSOP)  
Name  
S0  
Function  
1
2
3
3
4
5
Device Select Input  
Device Select Input  
S1  
RESET/  
RESET  
Reset Output. RESET/RESET is an active LOW/HIGH, open drain output which  
goes active whenever VCC falls below the minimum VCC sense level. It will remain  
active until VCC rises above the minimum VCC sense level for 250ms.  
RESET/RESET goes active if the Watchdog Timer is enabled and SDA remains  
either HIGH or LOW longer than the selectable Watchdog time out period. A falling  
edge on SDA, while SCL is HIGH, resets the Watchdog Timer. RESET/RESET  
goes active on power up and remains active for 250ms after the power supply sta-  
bilizes.  
4
5
6
7
VSS  
Ground  
SDA  
Serial Data. SDA is a bidirectional pin used to transfer data into and out of the  
device. It has an open drain output and may be wire ORed with other open drain  
or open collector outputs. This pin requires a pull up resistor and the input buffer  
is always active (not gated).  
Watchdog Input. A HIGH to LOW transition on the SDA (while SCL is HIGH) restarts  
the Watchdog timer. The absence of a HIGH to LOW transition within the watchdog  
time out period results in RESET/RESET going active.  
6
7
8
1
SCL  
WP  
Serial Clock. The Serial Clock controls the serial bus timing for data input and output.  
Write Protect. WP HIGH used in conjunction with WPEN bit prevents writes to  
the control register.  
8
2
VCC  
Supply Voltage  
FN8120.0  
April 13, 2005  
2

与X4163S8I-4.5A相关器件

型号 品牌 描述 获取价格 数据表
X4163S8IZ RENESAS 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8, ROHS COMPLIANT, SOIC-8

获取价格

X4163S8IZ-2.7 INTERSIL CPU Supervisor with 16K EEPROM

获取价格

X4163S8IZ-2.7A INTERSIL CPU Supervisor with 16K EEPROM

获取价格

X4163S8IZ-2.7A RENESAS 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8, ROHS COMPLIANT, SOIC-8

获取价格

X4163S8IZ-4.5A INTERSIL CPU Supervisor with 16K EEPROM

获取价格

X4163S8IZ-4.5A RENESAS 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8, ROHS COMPLIANT, SOIC-8

获取价格