5秒后页面跳转
SY10EP51VMG-TR PDF预览

SY10EP51VMG-TR

更新时间: 2024-01-05 15:15:19
品牌 Logo 应用领域
美国微芯 - MICROCHIP 光电二极管输出元件逻辑集成电路触发器
页数 文件大小 规格书
8页 571K
描述
10E SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO8

SY10EP51VMG-TR 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:HVSON,Reach Compliance Code:compliant
HTS代码:8542.39.00.01Factory Lead Time:9 weeks
风险等级:2.23其他特性:NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V
系列:10EJESD-30 代码:S-PDSO-N8
JESD-609代码:e4长度:2 mm
逻辑集成电路类型:D FLIP-FLOP湿度敏感等级:1
位数:1功能数量:1
端子数量:8最高工作温度:85 °C
最低工作温度:-40 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:HVSON
封装形状:SQUARE封装形式:SMALL OUTLINE, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度):260传播延迟(tpd):0.42 ns
认证状态:Not Qualified座面最大高度:0.9 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:ECL温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:NO LEAD
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:40触发器类型:POSITIVE EDGE
宽度:2 mm最小 fmax:3000 MHz
Base Number Matches:1

SY10EP51VMG-TR 数据手册

 浏览型号SY10EP51VMG-TR的Datasheet PDF文件第2页浏览型号SY10EP51VMG-TR的Datasheet PDF文件第3页浏览型号SY10EP51VMG-TR的Datasheet PDF文件第4页浏览型号SY10EP51VMG-TR的Datasheet PDF文件第5页浏览型号SY10EP51VMG-TR的Datasheet PDF文件第6页浏览型号SY10EP51VMG-TR的Datasheet PDF文件第7页 
ECL Pro®  
SY10EP51V  
5V/3.3V D FLIP-FLOP WITH RESET  
AND DIFFERENTIAL CLOCK  
FEATURES  
3.3V and 5V power supply options  
320ps typical propagation delay  
Maximum frequency > 3GHz typical  
75Kinternal input pulldown resistor  
Transistor count: 143  
®
ECL Pro  
DESCRIPTION  
Available in 8-Pin (3mmx3mm) MSOP, SOIC and  
®
The SY10EP51V is a D flip-flop with reset and  
differential clock. The device is pin and functionally  
equivalent to the EL51 device.  
MLF (2mmx2mm) packages  
The reset input is an asynchronous, level triggered  
signal. Data enters the master portion of the flip-flop  
when CLK is LOW and is transferred to the slave, and  
thus the outputs, upon a positive transition of the CLK.  
The differential clock inputs of the EP51V allow the device  
to be used as a negative edge triggered flip-flop.  
The differential input employs clamp circuitry to  
maintain stability under open input conditions. When left  
open, the CLK input will be pulled down to V  
/CLK input will be biased a V /2.  
and the  
EE  
CC  
PIN NAMES  
TRUTH TABLE  
D
L
RESET  
CLK  
Z
Q
Pin  
CLK, /CLK  
RESET  
D
Function  
ECL Clock Inputs  
L
L
L
H
L
H
X
Z
ECL Asynchronous Reset  
ECL Data Input  
H
X
Z = LOW to HIGH Transition  
Q, /Q  
ECL Data Outputs  
Positive Supply  
VCC  
VEE  
Negative, 0 Supply  
ECL Pro is a registered trademark of Micrel, Inc.  
Rev.: E  
Amendment: /0  
M9999-060409  
hbwhelp@micrel.com or (408) 955-1690  
1
Issue Date: June 2009  

与SY10EP51VMG-TR相关器件

型号 品牌 获取价格 描述 数据表
SY10EP51VZC MICROCHIP

获取价格

D Flip-Flop, 10E Series, 1-Func, Positive Edge Triggered, 1-Bit, Complementary Output, ECL
SY10EP51VZC MICREL

获取价格

5V/3.3V D FLIP-FLOP WITH RESET AND DIFFERENTIAL CLOCK
SY10EP51VZCTR MICREL

获取价格

5V/3.3V D FLIP-FLOP WITH RESET AND DIFFERENTIAL CLOCK
SY10EP51VZG MICREL

获取价格

5V/3.3V D FLIP-FLOP WITH RESET AND DIFFERENTIAL CLOCK
SY10EP51VZG MICROCHIP

获取价格

D Flip-Flop, 10E Series, 1-Func, Positive Edge Triggered, 1-Bit, Complementary Output, ECL
SY10EP51VZGTR MICREL

获取价格

5V/3.3V D FLIP-FLOP WITH RESET AND DIFFERENTIAL CLOCK
SY10EP51VZG-TR MICREL

获取价格

D Flip-Flop, 10E Series, 1-Func, Positive Edge Triggered, 1-Bit, Complementary Output, ECL
SY10EP51VZG-TR MICROCHIP

获取价格

D Flip-Flop, 10E Series, 1-Func, Positive Edge Triggered, 1-Bit, Complementary Output, ECL
SY10EP51VZI MICREL

获取价格

5V/3.3V D FLIP-FLOP WITH RESET AND DIFFERENTIAL CLOCK
SY10EP51VZI MICROCHIP

获取价格

D Flip-Flop, 10E Series, 1-Func, Positive Edge Triggered, 1-Bit, Complementary Output, ECL