5秒后页面跳转
PEX8604BA-AIC1U1DRDK PDF预览

PEX8604BA-AIC1U1DRDK

更新时间: 2022-12-19 06:57:01
品牌 Logo 应用领域
PLX PC
页数 文件大小 规格书
4页 842K
描述
Flexible & Versatile 4-lane 4-port PCI Express Switch

PEX8604BA-AIC1U1DRDK 数据手册

 浏览型号PEX8604BA-AIC1U1DRDK的Datasheet PDF文件第2页浏览型号PEX8604BA-AIC1U1DRDK的Datasheet PDF文件第3页浏览型号PEX8604BA-AIC1U1DRDK的Datasheet PDF文件第4页 
Version 1.2 2009  
Features  
ƒ PEX 8604 General Features  
o 4-lane PCI Express switch  
- Integrated 5.0 GT/s SerDes  
o Up to 4 configurable ports  
o 15 x 15mm2, 196-ball PBGA  
o Typical Power: 1.29 Watts  
PEX 8604  
ƒ PEX 8604 Key Features  
Flexible & Versatile 4-lane 4-port PCI Express® Switch  
o Standards Compliant  
- PCI Express Base Specification r2.0  
(Backwards compatible with PCIe  
r1.0a/1.1)  
- PCI Power Management Spec r1.2  
- Microsoft Vista Compliant  
- Supports Access Control Services  
- Dynamic link-width control  
o High Performance  
The ExpressLanePEX 8604 device offers PCI Express switching capability  
enabling users to add scalable high bandwidth non-blocking interconnection to a  
wide variety of applications including control plane applications, consumer  
applications and embedded systems. The PEX 8604 is well suited for fan-out,  
peer-to-peer, and intelligent I/O module applications.  
Low Packet Latency & High Performance  
- Non-blocking internal architecture  
The PEX 8604 architecture supports packet cut-thru with a maximum latency of  
190ns in x1 to x1 configuration. This, combined with low power consumption and  
non-blocking internal switch architecture, provides full line rate on all ports for low-  
power applications such as consumer and embedded. The low latency enables  
applications to achieve high throughput and performance. In addition to low latency,  
the device supports a max payload size of 2048 bytes, enabling the user to achieve  
even higher throughout.  
- Full line rate on all ports  
- Cut-Thru latency: 190ns  
- 2KB max payload size  
- Read Pacing  
(intelligent bandwidth allocation)  
- Dual Cast  
o Dual-Host & Fail-Over Support  
- Configurable Non-Transparent port  
(NTB)  
- Moveable upstream port  
- Crosslink port capability on all ports  
o Flexible Configuration  
- 4 flexible & configurable ports  
(x1 or x2)  
Data Integrity  
The PEX 8604 provides end-to-end CRC protection (ECRC) and Poison bit support  
to enable designs that require guaranteed error-free packets. PLX also supports  
data path parity and memory (RAM) error correction as packets pass through the  
switch.  
- Configurable with strapping pins,  
EEPROM, I2C, or Host software  
- Lane and polarity reversal  
o PCI Express Power Management  
- Link power management states: L0, L0s,  
L1, L2/L3 Ready, and L3  
- Device states: D0 and D3hot  
o Spread Spectrum Clock Isolation  
- Dual clock domain  
o Quality of Service (QoS)  
- Two Virtual Channels (VC) per port  
- Eight Traffic Classes per port  
- Weighted Round-Robin Port & VC  
Arbitration  
o Reliability, Availability, Serviceability  
- All ports Hot-Plug capable thru I2C  
(Hot-Plug Controller on every port)  
- ECRC & Poison bit support  
- Data path protection  
- Memory (RAM) error correction  
- Advanced Error Reporting support  
- Port Status bits and GPIO available  
- Per port error diagnostics  
- Performance monitoring  
(per port payload & header counters)  
- JTAG AC/DC boundary scan  
- Fatal Error (FATAL_ERR#) output signal  
- INTA# output signal  
Dual-Host and Fail-Over Support  
The PEX 8604 supports full non-transparent bridging (NTB) functionality to allow  
implementation of multi-host systems and intelligent I/O modules in applications  
which require redundancy support such as select embedded applications.  
Non-transparent bridges allow systems to isolate host memory domains by  
presenting the processor subsystem as an endpoint rather than another memory  
system. Base address registers are used to translate addresses, doorbell registers are  
used to send interrupts between the address domains, and scratchpad registers are  
accessible from both address domains to allow inter-processor communication.  
Interoperability  
The PEX 8604 is designed to be fully compliant with the PCI Express Base  
Specification r2.0 and is backwards compatible to PCI Express Base Specification  
r1.1 and r1.0a. Additionally each port supports auto-negotiation and polarity  
reversal. Furthermore, the PEX 8604 is designed for Microsoft Vista compliance.  
All PLX switches undergo thorough interoperability testing in PLX’s  
Interoperability Lab and compliance testing at the PCI-SIG plug-fest to ensure  
compatibility with PCI Express devices in the market.  
Device Operation Configuration Flexibility  
The PEX 8604 provides several ways to configure its operations. The device can be  
configured through strapping pins, I2C interface, CPU configuration cycles and/or an  
optional serial EEPROM. This allows for easy debug during the development phase  
and functional monitoring during the operation phase.  

与PEX8604BA-AIC1U1DRDK相关器件

型号 品牌 描述 获取价格 数据表
PEX8606 PLX PCIe Gen2, 5.0 GT/s 6-lane 6-port PCI Express

获取价格

PEX8606-BA50BC PLX PCIe Gen2, 5.0 GT/s 6-lane 6-port PCI Express

获取价格

PEX8606-BA50BCG PLX PCIe Gen2, 5.0 GT/s 6-lane 6-port PCI Express

获取价格

PEX8606BA-AIC1U1DRDK PLX PCIe Gen2, 5.0 GT/s 6-lane 6-port PCI Express

获取价格

PEX8608 PLX PCIe Gen2, 5.0 GT/s 8-lane 8-port PCI Express Switch

获取价格

PEX8608-AA50BCG PLX Micro Peripheral IC,

获取价格